Full metadata record
DC FieldValueLanguage
dc.contributor.author翁晨哲en_US
dc.contributor.authorWeng, Chen-Cheen_US
dc.contributor.author許騰尹en_US
dc.date.accessioned2014-12-12T01:52:03Z-
dc.date.available2014-12-12T01:52:03Z-
dc.date.issued2011en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079855559en_US
dc.identifier.urihttp://hdl.handle.net/11536/48295-
dc.description.abstract本論文提出並且實作以暫存器庫為基底之3GPP長期演進技術接收機平台。此平台透過shared memory pool 與 shared bus整合快速傅利葉轉換(Fast Fourier Transform)、算術邏輯單元(Arithmetic Logical Unit)兩種運算單元,以及蜂巢搜尋(Cell Search)、載波頻率偏移(Carrier Frequency Offset, CFO)、取樣時脈偏移(Sampling Clock Offset, SCO)、通道估測(Channel Estimation)和等化器(Equalizer)等通訊演算法,達到了LTE-advanced當中1024點與2048點兩種載波規格要求。使用硬體描述語言Verilog實作平台架構,並且提供足夠的擴展空間以降低未來平台的設計成本。zh_TW
dc.description.abstractThis thesis is proposed to the shared memory pool as based architecture of LTE modem. This architecture is combined of two computing units such as Fast Fourier Transform (FFT) and Arithmetic Logical Unit (ALU); five algorithms such as Cell Search, Carrier Frequency Offset (CFO), Sampling Clock Offset (SCO), Channel Estimation. Architecture of the LTE modem is implemented by hardware description language as Verilog, all circuits are implemented by standard-cell-based design. This architecture of modem can change or add algorithm by modifying the shared memory pool to reduce design cost.en_US
dc.language.isoen_USen_US
dc.subject可重組zh_TW
dc.subject記憶體zh_TW
dc.subject無線收發器zh_TW
dc.subject架構zh_TW
dc.subjectReconfigurableen_US
dc.subjectMemoryen_US
dc.subjectModemen_US
dc.subjectLTEen_US
dc.title應用於LTE無線收發器之可重組記憶體架構設計zh_TW
dc.titleDesign and Implementation of Reconfigurable Memory for LTE Modemen_US
dc.typeThesisen_US
dc.contributor.department資訊科學與工程研究所zh_TW
Appears in Collections:Thesis