Full metadata record
DC FieldValueLanguage
dc.contributor.author蔡翔宇en_US
dc.contributor.authorTsai, Shiang-Yuen_US
dc.contributor.author柯明道en_US
dc.contributor.authorKer, Ming-Douen_US
dc.date.accessioned2014-12-12T01:55:26Z-
dc.date.available2014-12-12T01:55:26Z-
dc.date.issued2012en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT079911649en_US
dc.identifier.urihttp://hdl.handle.net/11536/49174-
dc.description.abstract在現今的 IC 設計中,晶片的整合度與成本是相當重要的考量,因此,射頻積體電路 (radio-frequency integrated circuits, RF ICs) 也逐漸傾向於實現在 CMOS 製程中。在 CMOS 製程中,靜電放電 (electrostatic discharge, ESD) 是一項相當重要的可靠度問題,因此針對使用 CMOS 製程的射頻積體電路之靜電放電防護設計自然也是需求孔急。由於射頻積體電路對於任何額外的寄生效應都相當敏感,因此能應用在射頻積體電路之靜電放電防護設計除了要有好的靜電放電耐受度之外,還必須要能將其寄生效應的影響降至最低。 本篇論文提出了兩項可應用在射頻積體電路之靜電放電防護設計。其中之一可應用於 60 GHz 的射頻積體電路,透過適當設計的電感 (inductor) 與電容 (capacitor),能夠在高頻下將寄生效應的影響降低,同時又能兼顧一定的靜電放電防護能力。 另外一項則為適用於射頻功率放大器 (power amplifier, PA) 之靜電放電防護設計。透過一個使用齊納二極體 (Zener diode) 來觸發的的矽控整流器 (silicon-controlled rectifier, SCR) 來做為靜電防護元件,並搭配電源端到地端間靜電放電箝制電路 (power-rail ESD clamp circuit) 來完成全晶片防護,同時搭配 2.4 GHz 之射頻功率放大器電路以作驗證。 根據量測結果,這些設計可以有效的提供射頻積體電路適當的靜電放電防護能力,同時又不會影響其正常操作。zh_TW
dc.description.abstractFor the consideration of high integration and low cost, radio-frequency integrated circuits (RF ICs) have been fabricated in CMOS processes. Electrostatic discharge (ESD) is one of the most serious reliability issues of CMOS processes, and it also bothers RF IC designers now. A successful RF ESD protection design needs well ESD protection ability and small parasitic effect, since RF ICs are very sensitive to any extra parasitic effect. In this thesis, two RF ESD protection designs are proposed and verified. One is for RF circuits operating in 60 GHz. With the help of inductor and capacitor, the parasitic capacitance of ESD protection device can be effectively decreased and acceptable ESD level can be required. The other one is for RF power amplifier (PA). A Zener-diode-triggered silicon-controlled rectifier (ZTSCR) is used as an ESD protection device. In addition, two 2.4 GHz CMOS PAs with the proposed ZTSCR and power-rail ESD clamp circuit are designed as ESD-protected PAs to verify their ESD level. According to the experimental results, the ESD protection designs have high ESD robustness without degrading the RF performances.en_US
dc.language.isoen_USen_US
dc.subject靜電放電防護zh_TW
dc.subject射頻zh_TW
dc.subject功率放大器zh_TW
dc.subject60 GHzzh_TW
dc.subjectESD protection designen_US
dc.subjectradio-frequencyen_US
dc.subjectpower amplifieren_US
dc.subject60 GHzen_US
dc.title應用於射頻積體電路之靜電放電防護設計zh_TW
dc.titleESD Protection Design for Radio-Frequency Integrated Circuitsen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
Appears in Collections:Thesis


Files in This Item:

  1. 164903.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.