完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, You-Hsien | en_US |
dc.contributor.author | Hsu, Terng-Yin | en_US |
dc.date.accessioned | 2014-12-08T15:06:40Z | - |
dc.date.available | 2014-12-08T15:06:40Z | - |
dc.date.issued | 2010-07-01 | en_US |
dc.identifier.issn | 1063-8210 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TVLSI.2009.2019079 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/5221 | - |
dc.description.abstract | Based on phase adjustment, this work investigates a low-complexity all-digital sample clock dither (ADSCD) to perform coherent sampling for orthogonal frequency-division multiplexing (OFDM) timing recovery. To reduce complexity, only tri-state buffers are acquired to build a multiphase all-digital clock management (ADCM), which can generate more than 32 phases over gigahertz without phase-locked or delay-locked loops. Following divide-and-conquer search and triangulated approximation, the phase adjustment is simple but efficient, such that four preambles are adequate to make analog-to-digital (A/D) sampling coherent. Performance evaluation indicates that the proposed ADSCD can tolerate +/-400-ppm clock offsets with 0.8 similar to 1.3 dB signal-to-noise ratio (SNR) losses at 8% PER in frequency-selective fading. Hence, this scheme involves a little overhead to ensure fast recovery and wide offset tolerance for OFDM packet transmissions. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Low complexity | en_US |
dc.subject | multiphase clock | en_US |
dc.subject | orthogonal frequency-division multiplexing (OFDM) | en_US |
dc.subject | phase adjustment | en_US |
dc.subject | timing recovery | en_US |
dc.title | Low-Complexity All-Digital Sample Clock Dither for OFDM Timing Recovery | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TVLSI.2009.2019079 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | en_US |
dc.citation.volume | 18 | en_US |
dc.citation.issue | 7 | en_US |
dc.citation.spage | 1036 | en_US |
dc.citation.epage | 1042 | en_US |
dc.contributor.department | 資訊工程學系 | zh_TW |
dc.contributor.department | Department of Computer Science | en_US |
dc.identifier.wosnumber | WOS:000278996600002 | - |
dc.citation.woscount | 1 | - |
顯示於類別: | 期刊論文 |