Full metadata record
DC FieldValueLanguage
dc.contributor.authorLi, Yimingen_US
dc.contributor.authorChen, Ying-Chiehen_US
dc.contributor.authorCheng, Hui-Wenen_US
dc.date.accessioned2014-12-08T15:01:45Z-
dc.date.available2014-12-08T15:01:45Z-
dc.date.issued2008en_US
dc.identifier.isbn978-0-7695-3257-8en_US
dc.identifier.urihttp://hdl.handle.net/11536/530-
dc.description.abstractPower density of microprocessors is increasing with every new process generation resulting in increasingly higher chip temperatures. The high temperature of the chip greatly affects its reliability, raises the leakage power consumed to unprecedented levels, and makes cooling solutions significantly more expensive. The maximum temperature of a block in a chip depends, however, not only on its own power density, but also on the chip area in each blocks. In this paper, we employ geometric programming (GP) method for the minimum temperature and area floorplanning problem. We notice that it is a nonlinear convex problem and its optimal solution can be obtained by GP method. The numerical result shows that the difference between the original temperatures and temperatures for MCNC ami33 after optimization can be as high as 80 degrees C. We have modified a floorplanning tool to include temperature as an objective for block area to reduce the hot spot temperature. We show that it is possible to find a floorplan that can reduce the maximum temperature of the chip and minimize the chip area while maintaining comparable performance.en_US
dc.language.isoen_USen_US
dc.titleTemperature Aware Floorplanning via Geometry Programmingen_US
dc.typeProceedings Paperen_US
dc.identifier.journalCSE 2008: PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERINGen_US
dc.citation.spage295en_US
dc.citation.epage298en_US
dc.contributor.department電信工程研究所zh_TW
dc.contributor.departmentInstitute of Communications Engineeringen_US
dc.identifier.wosnumberWOS:000259569900047-
Appears in Collections:Conferences Paper