完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Li-Hanen_US
dc.contributor.authorWu, Wei-Chengen_US
dc.contributor.authorChang, Edward Yien_US
dc.contributor.authorZirath, Herberten_US
dc.contributor.authorWu, Yun-Chien_US
dc.contributor.authorWang, Chin-Teen_US
dc.contributor.authorLee, Ching-Tingen_US
dc.date.accessioned2014-12-08T15:07:28Z-
dc.date.available2014-12-08T15:07:28Z-
dc.date.issued2010-02-01en_US
dc.identifier.issn1521-3323en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TADVP.2009.2034137en_US
dc.identifier.urihttp://hdl.handle.net/11536/5893-
dc.description.abstractThis paper presents the parametric study of RF-via (0-level) and flip-chip bump (1-level) transitions for applications of packaging coplanar RF-MEMS devices. The key parameters were found to be the bumps' and vias' positions and the overlap of the metal pads, which should be carefully considered in the entire two levels of packages. The length of the backside transmission line, determining the MEMS substrate area, showed minor influence on the interconnect performance. With the experimental results, the design rules have been developed and established. The optimized interconnect structure for the two levels of packages demonstrates the return loss beyond 15 dB and the insertion loss within 0.6 dB from dc to 60 GHz.en_US
dc.language.isoen_USen_US
dc.subjectFabricationen_US
dc.subjectinterconnectionsen_US
dc.subjectmicroelectromechanical devicesen_US
dc.subjectmicrowave technologyen_US
dc.subjectpackagingen_US
dc.titleDesign and Fabrication of 0/1-Level RF-Via Interconnect for RF-MEMS Packaging Applicationsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TADVP.2009.2034137en_US
dc.identifier.journalIEEE TRANSACTIONS ON ADVANCED PACKAGINGen_US
dc.citation.volume33en_US
dc.citation.issue1en_US
dc.citation.spage30en_US
dc.citation.epage36en_US
dc.contributor.department材料科學與工程學系zh_TW
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Materials Science and Engineeringen_US
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000278318800004-
dc.citation.woscount3-
顯示於類別:期刊論文


文件中的檔案:

  1. 000278318800004.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。