完整後設資料紀錄
DC 欄位語言
dc.contributor.author張澤恩en_US
dc.contributor.authorChang, Tse-Enen_US
dc.contributor.author汪大暉en_US
dc.contributor.authorTahui Wangen_US
dc.date.accessioned2014-12-12T02:17:28Z-
dc.date.available2014-12-12T02:17:28Z-
dc.date.issued1996en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT850428058en_US
dc.identifier.urihttp://hdl.handle.net/11536/61927-
dc.description.abstract電性stress引發之氧化層可靠度問題已在深次微米超大型積體電路技術領 域中引起廣泛討論。本論文將針對五項可靠度主題進行研究。首先,吾人 利用一套完整之熱能與電場激發模式,模擬金氧半元件在OFF狀態之漏電 流效應。在此模式中,漏電途徑係電洞由界面缺陷跳至共價帶,電子由缺 陷跳至傳導帶。無論電洞發射或電子發射均可經由量子穿隧或熱能激發而 完成。根據吾人研究結果顯示,當汲極至閘極電壓(Vdg)很大時,汲極 漏電流主要藉能帶-缺陷-能帶二階穿隧完成;隨著Vdg逐漸減小,熱能-電 場激發乃成為主要漏電流機制;當Vdg很小時,則以SRH理論所預期之熱能 激 Electrical stress induced oxide reliability issues have received considerable interest in deep submicron VLSI technology. In this dissertation, five reliability research topics have been studied. First, an interface trap induced drain leakage current in an off-state MOSFET was characterized by a complete thermionic and field emission model. In the model, a complete band-trap-band leakage path is formed at the Si/SiO2 interface by hole emission from interface traps to a valence band and electron emission frozh_TW
dc.language.isozh_TWen_US
dc.subject暫態電流量測技術zh_TW
dc.subject元件可靠度zh_TW
dc.subject汲極漏電流zh_TW
dc.subject界面缺陷zh_TW
dc.subject氧化層缺陷zh_TW
dc.subject微量漏電流zh_TW
dc.subjectTransient Spectroscopic Techniquesen_US
dc.subjectDevice Reliabilityen_US
dc.subjectDrain Leakage Currenten_US
dc.subjectInterface Trapsen_US
dc.subjectOxide Trapsen_US
dc.subjectStress Induced Leakage Currenten_US
dc.title利用暫態電流量測技術研究超大型積體電路元件中氧化層之可靠度zh_TW
dc.titleInvestigation of Oxide-Damage-Induced Reliability Issues in VLSI MOSFET Devices by Using Transient Spectroscopic Techniquesen_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文