完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Liu, Chih-Hao | en_US |
dc.contributor.author | Lin, Chien-Ching | en_US |
dc.contributor.author | Yen, Shau-Wei | en_US |
dc.contributor.author | Chen, Chih-Lung | en_US |
dc.contributor.author | Chang, Hsie-Chia | en_US |
dc.contributor.author | Lee, Chen-Yi | en_US |
dc.contributor.author | Hsu, Yar-Sun | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2014-12-08T15:08:46Z | - |
dc.date.available | 2014-12-08T15:08:46Z | - |
dc.date.issued | 2009-09-01 | en_US |
dc.identifier.issn | 1549-7747 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSII.2009.2027967 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/6707 | - |
dc.description.abstract | A reconfigurable message-passing network is proposed to facilitate message transportation in decoding multimode quasi-cyclic low-density parity-check (QC-LDPC) codes. By exploiting the shift-routing network (SRN) features, the decoding messages are routed in parallel to fully support those specific 19 and 3 submatrix sizes defined in IEEE 802.16e and IEEE 802.11n applications with less hardware complexity. A 6.22-mm(2) QC-LDPC decoder with SRN is implemented in a 90-nm 1-Poly 9-Metal (1P9M) CMOS process. Postlayout simulation results show that the operation frequency can achieve 300 MHz, which is sufficient to process the 212-Mb/s 2304-bit and 178-Mb/s 1944-bit codeword streams for IEEE 802.16e and IEEE 802.11n systems, respectively. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Architecture | en_US |
dc.subject | IEEE 802.11n | en_US |
dc.subject | IEEE 802.16e | en_US |
dc.subject | message passing | en_US |
dc.subject | network | en_US |
dc.subject | quasi-cyclic low-density parity check (QC-LDPC) | en_US |
dc.subject | WiMax | en_US |
dc.title | Design of a Multimode QC-LDPC Decoder Based on Shift-Routing Network | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSII.2009.2027967 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS | en_US |
dc.citation.volume | 56 | en_US |
dc.citation.issue | 9 | en_US |
dc.citation.spage | 734 | en_US |
dc.citation.epage | 738 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000269777400010 | - |
dc.citation.woscount | 6 | - |
顯示於類別: | 期刊論文 |