Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 蔡仁哲 | en_US |
dc.contributor.author | Jen-Che Tsai | en_US |
dc.contributor.author | 吳錦川 | en_US |
dc.contributor.author | Dr. Jiin-Chuan Wu | en_US |
dc.date.accessioned | 2014-12-12T02:25:26Z | - |
dc.date.available | 2014-12-12T02:25:26Z | - |
dc.date.issued | 2000 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT890428032 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/67104 | - |
dc.description.abstract | 本文描述一個附有數位修正電路的互補式金氧半兩階式類比至數位轉換器。文中對於它的主要元件包含約略比較器(coarse comparator)和精密比較器(fine comparator)有詳細的設計與分析,而其中的參考電壓產生器(reference voltage generator)是以電阻平分上下兩個電壓參考點,所使用的數位至類比轉換器則利用一組開關(switch box)配合參考電壓產生器來選擇輸出的值取代了一般需要使用運算放大器(operational amplifier)的方式。由於此類比至數位轉換器的上下參考電壓分別是1伏特和0伏特,所以輸入訊號的範圍就是由0伏特到1伏特。經由HSPICE的模擬,結果顯示此類比至數位轉換器在工作電壓3.3伏特,以每秒50個百萬取樣的速度可達到8位元的解析度。此類比至數位轉換器是以1P4M 0.35微米互補式金氧半製程來實現。因為類比至數位轉換器電路中的電容都只用P型金氧半電晶體來實現所以它的晶片面積只有1.4mm x 1.3mm。這個類比至數位轉換器電路經實際量測後得知它工作為3.3伏特, 速度為50個百萬取樣下的功率消耗小於40毫瓦特。 | zh_TW |
dc.description.abstract | In this thesis, a CMOS two-step A/D converter with digital error correction circuit is described. The main components, coarse comparators and fine comparators, are designed and analyzed in detail. The reference voltage generator is a resistor ladder that divides the top and the bottom reference voltages. The D/A converter utilizes a switch box merged with the voltage generator, instead of using an operation amplifier. The top and the bottom reference voltages are 1V and 0V, respectively. So, the input voltage range of the A/D converter is from 0V to 1V. The simulation results performed by HSPICE show that the A/D converter achieves 8-bit resolution at 50M sampling rate when the supply voltage is 3.3V.The A/D converter is implemented by a 1P4M 0.35um CMOS process. The chip area of the A/D converter with pad is only 1.4mm x 1.3 mm because the capacitors in the A/D converter are formed by PMOS. The chip has been tested and the power consumption without output buffers at 3.3V, 50MSample/s is less than 40mW. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 類比至數位轉換器 | zh_TW |
dc.subject | 兩階式類比至數位轉換器 | zh_TW |
dc.subject | 高速類比至數位轉換器 | zh_TW |
dc.subject | 比較器 | zh_TW |
dc.subject | analog to digital converter | en_US |
dc.subject | two-step analog to digital converter | en_US |
dc.subject | high speed analog to digital converter | en_US |
dc.subject | comparator | en_US |
dc.title | 互補式金氧半兩階式類比至數位轉換器之設計與分析 | zh_TW |
dc.title | Design and Analysis of CMOS Two-Step Analog to Digital Converter | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電子研究所 | zh_TW |
Appears in Collections: | Thesis |