标题: | 应用递升结构于二维数位小波转换且具行式产出、高记忆体效能并可程式化特性的硬体架构 A Lined-Based, Memory Efficient and Programmable Architecture for 2D DWT using Lifting Scheme |
作者: | 张伟信 Wei-Hsin Chang 李镇宜 Chen-Yi Lee 电子研究所 |
关键字: | 数位小波转换;小波;JPEG2000;DWT;wavelet;JPEG2000 |
公开日期: | 2000 |
摘要: | 在过去的十几年间,随着小波理论的发展,数位小波转换在许多领域扮演着重要的角色,诸如影像压缩、语音处理、样型辨识、数位视讯处理、杂讯消除以及材质辨别等。由于广泛的应用领域以及较高的计算复杂度,专为数位小波转换设计的硬体架构也就显得更为重要。 在本论文中,首先我们将对小波的基本理论以及其在影像压缩上的应用做简单的介绍。接下来则是对于递升架构的描述以及我们所提出的“利用递升架构的小波转换硬体架构”。并且利用一个称为 SystemC 的新系统层级模拟方法来测试我们的架构。最后,我们提出了与其他类似架构的比较以说明本论文的贡献。 During the last decade, with the progress of wavelet theory, discrete wavelet transform (DWT) plays an significant role in numerous fields such as image compression, speech processing, pattern recognition, digital video processing, noise removal, texture discrimination and so on. With the large application domain and higher calculation, the study of specified VLSI implementation for DWT becomes more important. In this thesis, first, we will make an introduction to the basic theory of wavelet transform and its applications in image processing. Second, the foundation of lifting scheme is described. To follow, our architecture using lifting scheme is proposed. The simulation of our architecture is based on SystemC, which is a new method of system level simulation. And in the last, comparison to other design is made to highlight the contribution of this thesis. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT890428056 http://hdl.handle.net/11536/67130 |
显示于类别: | Thesis |