标题: | 使用内嵌指令式离散小波转换与反转换硬体设计 The VLSI Design for Discrete Wavelet Transform and Inverse Discrete Wavelet Transform using Embedded Instruction Codes |
作者: | 王志雄 Jyh-Wei Wang 吴炳飞 Bing-Fei Wu 电控工程研究所 |
关键字: | 小波转换;超大型积体电路;内嵌指令式;影像处理;wavelet transform;VLSI;EIC;image processing |
公开日期: | 2000 |
摘要: | 离散小波转换的技术,已被广泛的应用于讯号分析与影像处理的问题上。由于小波转换后的系数呈现能量集中低频的特性,非常适合影像资料压缩的前处理。新的工业界标准中如JPEG2000、MPEG4已使用离散小波转换取代离散余弦转换。然而由于其庞大的运算量与复杂的运算程序,造成硬体实作上无法容易实现。 基于此,本论文将针对一维一层、一维多层与二维多层离散小波转换的硬体架构,提出内嵌指令式(Embedded Instruction Code,EIC)的设计。透过EIC的设计,除了可轻易整合离散小波转换与反转换之外,更可以利用模组化的设计观念,在不同的硬体架构上实现。 我们提出的EIC设计重点为将离散小波转换与反转换的计算程序转换为ALU的指令码,在本论文中,我们分别使用了三种不同的ALU架构实现一维一层DWT。并以一维一层的硬体为基础,配合递回金字塔型演算法(Recursive Pyramid Algorithm , RPA)的技巧,将EIC应用于一维多层与二维多层DWT的硬体设计。 最后藉由Synopsys与Cadence tool模拟与合成实际的晶片以后,不管在图形处理能力、运算速度或晶片面积上皆具有不错的表现。 The discrete wavelet transform (DWT) technique has been widely used in signal processing and image processing. Since the DWT coefficients have the property of energy conservation in the low frequency part, it is suitable for data compression. In the recent industry standard, DWT has replaced DCT which is a main approach in image compression in JPEG2000 and MPEG4. However, there are difficulties in implementation such as the heavy computation and complex operation procedures. Due to the drawback, the thesis purposes a design rule named “Embedded Instruction Code (EIC)”, as well as focus on the hardware architectures of 1-stage 1 dimension DWT, multi-stage 1 dimension DWT and Multi-stage 2 dimension DWT. Based on this rule, DWT and inverse discrete wavelet transform (IDWT) can be integrated easily. Furthermore we can use the module design concept to implement DWT by different hardware architectures. Using EIC, we can translate the computation of DWT and IDWT into the instruction codes of ALU. Moreover, the ALU architecture of 1-stage DWT is worked out by three different architectures. Besides, accompanied with “Recursive Pyramid Algorithm (RPA)” the EIC can be adopted in multi-stage 1 dimension DWT and multi-stage 2 dimension DWT. Consequently, the gate level simulation and P&R are done with Synopsys and Cadence tools. The chip has excellent advantages in the ability of image processing, execution time and chip area. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#NT890591089 http://hdl.handle.net/11536/67859 |
显示于类别: | Thesis |