Full metadata record
DC FieldValueLanguage
dc.contributor.author李介文en_US
dc.contributor.authorJam Wem Leeen_US
dc.contributor.author李崇仁en_US
dc.contributor.author雷添福en_US
dc.contributor.authorChung_Len Leeen_US
dc.contributor.authorTan Fu Leien_US
dc.date.accessioned2014-12-12T02:28:03Z-
dc.date.available2014-12-12T02:28:03Z-
dc.date.issued2001en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT900428002en_US
dc.identifier.urihttp://hdl.handle.net/11536/68698-
dc.description.abstract論文摘要 隨著3C時代的來臨,個人數位助理(PDA)越來越普及。然而在PDA的系統中,擁有高密度及低操作電壓的非揮發性記憶體是必須的。為了提高記憶體的密度及降低操作電壓,必須有高可靠度的薄複晶矽氧化層及穿隧氧化層。但是,氧化層厚度的降低可能會受限於SILC效應,因此,專家預測,穿隧氧化層厚度薄化的極限會在6.0nm。所以,如果要降低此元件的工作電壓的話,必須提高穿隧氧化層的穿隧電流且在不增加SILC及可靠度的前提下。 為了達成前面幾個需求,我提出了幾個方法並證明其可行性。首先,我提出了利用二矽烷複晶矽薄膜以及其堆疊薄膜作為製作複晶矽氧化層之基材;而氧化層成長之方式包括利用氧氣或氧化二氮在高溫爐中成長,利用TEOS在低壓爐管中成長並加以快速退火步驟。我發現,利用此薄膜所製出來的薄複晶矽氧化層擁有極高的可靠度,與製作在傳統複晶矽薄膜上的氧化層相較,此氧化層有較高的崩潰電場分佈,尤其是超過十倍以上的崩潰電荷分佈。這些改善,相信是由於較低的電子捕捉所導致的,較低的電子捕捉則是由於本複晶矽具有超平坦的表面以及高濃度的氮含量所致,尤其在氮含量這項因素上,我們發現了只有在含氮閘極氧化層才會有的電洞捕捉現象。所以,我們猜測氮參雜在本氧化層的可靠度中必定佔了相當大的影響。為了將表面平坦度及氮含量的因素分開,以及找出為何本法會有較高的氮含量,我們提出了一個疊型複晶矽薄膜結構。利用此結構,我們發現了在成長複晶矽氧化層時,氮含量的多寡確實上是個決定性的因子,此外我們也發現,較高的氮含量是由於二矽烷複晶矽特殊的結構所致。 其次,我亦將此薄膜應用於製作鎳矽化物上,我發現由於此薄膜具有特殊的晶體結構,所以製作出來的鎳矽化物有較高的熱穩定度及較低的鎳穿透至氧化層。 最後,為了提高氧化層之穿隧電流,我利用一個CF4電漿預先氟化的製程步驟,來降低氧化層的電子能障高度,以提高穿隧電流,且因為氟化的影響,氧化層的SILC效應被有效的抑制了。由於利用此法,氟只分佈於矽表面,所以不會影響電晶體通道的特性。為了證明這一點,我將此氧化層應用於電晶體的製作上,結果發現電晶體通道的特性不會因而衰減,反而有較高的可靠度。 在此論文中,我提出了十分適合下一世代非揮發性記憶體的製程材料,並證明了其可行性。相信其對未來的記憶體微小化必有相當大的助益。zh_TW
dc.description.abstractAbstract For mobile electronics systems, the EEPROM of high density, low operating voltage and good reliability is needed. To meet the above requirements, a high reliable polyoxide, a Ni-polycide of good thermal stability, and a tunnel oxide with a large tunneling current but superior reliability are studied in this thesis. Firstly, a thin polyoxide thermally grown on the disilane-based polysilicon is studied. It is found that the oxides grown on the disilane one has a better Ebd, a higher Qbd and a lower electron-trapping rate. The improvement is due to the smoother interface at polyoxide/Poly-I of the disilane one; however, will be degraded by the effect of oxidation-enhanced interface roughness. In diminishing the drawback of thermally oxidation, a TEOS oxide deposited on disilane-based polysilicon and its stacked structures followed with a rapid thermal annealing in an N2O ambient are proposed and investigated. The nitrided oxide is found to have a much better Ebd distribution than that fabricated on the conventional polysilicon film. i.e. the silane-based polysilicon film. The most exciting result is that Qbd distributions of the disilane one is above one order higher, this improvement is attributed to a much smaller electron-trapping rate caused from the smoother surface and higher nitrogen incorporation. The nitrogen incorporation could be an important factor in improving the polyoxides. In our proposed oxides, a hole trapping phenomenon, which could only observed in heavily nitrided oxides, is found and can largely affect electron trapping and Qbd properties. In order to separate the effects of interface roughness from nitrogen incorporation, the disilane-based stacked structures are designed. It is demonstrated that the higher nitrogen bonding in the oxides, which dominates the improvement of polyoxides, is ascribed to the textured structure of the disilane polysilicon film. Additionally, a lower resistance of the disilane polysilicon could be also attributed to the grains structure. The thermal stability of a Ni-polycide is strongly related to the polysilicon what it is formed. Thus, to obtain a Ni-polycide of good thermal stability, the Ni-polycide formed on the disilane-based polysilicon film is also investigated. It is found that owing to the textured structure, the Ni-polycide form on the disilane polysilicon film has a better thermal stability. In further suppressing Ni-penetration to improve the reliability of gate oxides, the disilane-based stacked structures are designed to meliorate thermal stability of Ni-polycide and suppress Ni-penetration at once. As a result, by using the structures, the stability of Ni-polycide can maintain up to 800℃ with barely no Ni penetrating. Finally, a tunnel oxide, a fluorinated oxide with higher tunneling current but lower SILC effect was prepared and investigated. Those superior characteristics of the oxide are proven to cause from the high fluorine incorporating in the oxide; moreover, for the fluorine distributes only over the surface of the silicon, the degradation of channel properties can be eliminated. In proving the previous statement, MOSFETs are fabricated in this thesis to study the channel mobility; it is found that the channel mobility of the MOSFET’s is unchanged by the additional plasma process. Furthermore, a better reliability of the transistor is also found in the experiment, which can attribute to the F incorporation. In this thesis, the thin oxides prepared on the disilane-based polysilicon films and CF4 pretreated silicon are demonstrated to have characteristics meet the requirements of scaled down and embedded nonvolatile memories. Moreover, Ni-polycide formed on the disilane-based stacked polysilicon films is found having a better thermal stability and superior suppression of Ni-penetration, which can reduce gate oxide degradation during the Ni-polycide gate fabricating.en_US
dc.language.isoen_USen_US
dc.subject二矽烷複晶矽zh_TW
dc.subject鎳矽化物zh_TW
dc.subject電漿預處理zh_TW
dc.subject穿隧氧化層zh_TW
dc.subject複晶矽氧化層zh_TW
dc.subjectDisilaneen_US
dc.subjectNi-polycideen_US
dc.subjectTEOSen_US
dc.subjectCF4 pasmaen_US
dc.subjectTunnel oxideen_US
dc.subjectpolyoxieen_US
dc.subjectN2O plasmaen_US
dc.subjectTEOS oxideen_US
dc.title二矽烷複晶矽薄膜及四氟化碳電漿預處理技術在製備薄氧化層之研究zh_TW
dc.titleHigh Reliability Thin Oxides Prepared with the Disilane-based Polysilicon Films and CF4 Plasma Pre-treatmenten_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
Appears in Collections:Thesis