標題: 一個用於通道讀取之六位元每秒10億次取樣的類比數位轉換器
A 6-bit 1GSample/s Analog-to-Digital Converter for Read Channel
作者: 陳志熒
Ying-Chih Chen
沈文仁
吳錦川
Wen-Zen Shen
Jiin-Chuan Wu
電子研究所
關鍵字: 類比數位轉換器;通道讀取;快閃式類比數位轉換器;A/D converter;average;flash adc;read channel
公開日期: 2001
摘要: 本篇論文描述一個六位元、每秒1000百萬次取樣用於通道讀取的全差動類比/數位轉換器。利用平均的技巧取代了以往自動歸零的方式,讓轉換器在自我校正的時候,也能夠持續轉換連續的輸入訊號而不中斷。平均的技巧是利用在空間域中輸入訊號跟偏移雜訊所看到的增益不同的優點來降低有效的偏移雜訊。文中,對平均的原理有詳細的分析和討論。此外,在本文中也提出了一個不同的終止技巧。為了減少功率的消耗,類比以及數位電路都用一個1.8伏特電源。預先放大器使用共模回溯的設計來提高在低電源下的輸入共模範圍。由模擬的結果顯示在470百萬赫茲及1000百萬赫茲的取樣頻率下,轉換器輸出的有效位數大於5.5。使用0.18微米單層複晶矽互補金氧半製程,消耗功率約為180毫瓦
A 6-bit 1-GSample/s fully differential CMOS flash analog-to-digital converter for read channel is described is this thesis. To achieve the goal of no-idle time for self-calibration of A/D converter, the conventional auto-zeroing scheme is replaced by averaging technique. Averaging technique takes the advantage of different gains seen by input signal and offset in spatial domain. The principle of averaging technique is analyzed and discussed in detail. And, a different termination technique is proposed in this thesis. In order to reduce the power consumption, a 1.8V power supply is for both analog and digital circuits. The pre-amplifier consists of CMFB circuit to improve the input common mode range at 1.8V. Simulation results show that the converter can achieve effective number of bit higher than 5.5 at the input frequency up to 470MHz and sampling frequency up to 1GHz. Using 0.18μm 1P6M CMOS process, the converter consumes 180mW at 1.8V when running at 1GHz.
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT900428118
http://hdl.handle.net/11536/68808
Appears in Collections:Thesis