标题: W-CDMA空-时接收机时序与频率同步器之DSP与FPGA实现
DSP and FPGA Realization of Timing and Frequency Synchronizers for W-CDMA Space-Time Receiver
作者: 黄照尧
Chao-Yao Huang
李大嵩
Ta-Sung Lee
电信工程研究所
关键字: 分码多重进接;码撷取;码追踪回路;延迟路径搜寻;犁耙接收器;硬体接收机实现;自动频率控制;FPGA Realization;W-CDMA;DSP;Space-Time Receiver;Aptix MP3C;code tracking;auto frequency control;finger searcher
公开日期: 2001
摘要: 在第三代行动通讯技术中,W-CDMA (Wideband Code Division Multiple Access)占有关键性的地位,它采用分码多重进接技术技术,并利用频率重复使用之优点,能有效增加系统容量。在本论文中,吾人利用Aptix® MP3C硬体平台整合DSP (Digital Signal Processor)、FPGA (Field Programmable Gate Array)与部分类比元件,完成W-CDMA接收机软硬体架构实现。近年来,DSP与FPGA在数位资料处理上,各扮演重要的角色,DSP拥有强大的运算能力,提供高速之浮点及定点运算,足以应付即时的讯号处理;另一方面,FPGA为一可程式化逻辑元件,利用硬体描述语言合成数位逻辑电路,提供快速之硬体验证。吾人之接收机架构中包含码撷取电路、码追踪回路电路、延迟路径搜寻器、解展频器、自动频率控制器与犁耙接收器等功能,最多可以搜寻三个不同延迟路径并同时解展频,且可以估计并补偿传送端与接收端之频率偏移。本论文结合了DSP与FPGA实现接收机之软硬体架构,在硬体电路面积与软体运算时间取得最佳化分配,并导入软体无线电概念,藉由改变DSP程式,可轻易置换系统之核心演算法,藉以降低电路设计之复杂度并提升系统之可适性。
W-CDMA has become a key technology in the third-generation mobile communication systems. Based on the CDMA scheme, W-CDMA can effectively increase the system capacity by a tight frequency reuse. In this thesis, we will realize the W-CDMA baseband receiver by integrating DSP, FPGA and some analog devices on the Aptix® MP3C hardware platform. In recent years, DSP and FPGA have played important roles in digital signal processing. DSP is a powerful processor with high speed floating-point or fixed-point operation, which is suitable for real-time signal processing. FPGA is a programmable logic device, which can be used to design digital logic circuits by hardware description language and provide quick hardware verification. Our baseband receiver includes a code acquisition circuit, a code tracking loop circuit, a finger searcher, a despreader and an auto frequency controller. It can search for three delayed paths and despread them in parallel, and can also estimate the frequency offset and compensate for it. The thesis takes aim at integrating DSP and FPGA to realize the software/hardware architecture of the receiver, and achieving a best trade-off between the hardware circuit area and software run time. With the concept of soft-defined radio incorporated, we can easily replace the system core algorithms by rewriting DSP programs. This can help to reduce the circuit design complexity and increase the flexibility of the system.
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT900435072
http://hdl.handle.net/11536/68950
显示于类别:Thesis