Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 許民傑 | en_US |
dc.contributor.author | MIN-CHIEH Hsu | en_US |
dc.contributor.author | 高曜煌 | en_US |
dc.contributor.author | Yao-Huang Kao | en_US |
dc.date.accessioned | 2014-12-12T02:28:33Z | - |
dc.date.available | 2014-12-12T02:28:33Z | - |
dc.date.issued | 2001 | en_US |
dc.identifier.uri | http://140.113.39.130/cdrfb3/record/nctu/#NT900435091 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/68969 | - |
dc.description.abstract | 本論文中實現一個具有頻率的準確度和解析度的內含單晶LC金氧半壓控振盪器的射頻頻率合成器。金氧半壓控振盪器的架構為互補式雙交叉耦合對(complementary cross-coupled pair),並使用積體式電感電容共振調諧電路,將電感的線寬最佳化,以提升品質因素﹝Quality Factor﹞。另外提出一個設計低雜訊壓控振盪器的流程,以及一個準確預估相位雜訊的方法。對於預除器的設計,採用正單相時脈電路的D型正反器並結合邏輯閘,以減小延遲達到快速的目的。最後提出一個0.35μm符合DCS-1800規格的分數式射頻頻率合成器,可以涵蓋發射頻率和接收頻率1.728GHz~1.824GHz和1.782GHz~1.881GHz,相位雜訊在600KHz和3MHz分別是-120.1dBc/Hz以及-134.3dBc/Hz。 | zh_TW |
dc.description.abstract | Phase-locked loop (PLL) based fractional-N frequency synthesizers have played an important role in RF front-ends. The purpose of this work is to implement a RF frequency synthesizer with a monolithic LC-tank voltage-controlled oscillator (VCO). The architecture of VCO is complementary cross-coupled pairs. The Quality factor of the on-chip spiral inductor is optimized by varying the metal width in each turn. A procedure of designing a low phase noise oscillator is provided. And the prediction of phase noise is also indicated. High-speed dual-modulus prescaler is implemented by merging the so-called True Single-Phase Clock (TSPC) D flip-flops (DFFs) as well as logic gates to reduce propagation delay. Finally, the fractional-N frequency synthesizer for DCS-1800 application is implemented in 0.35μm CMOS technology. The synthesized frequency is 1.728GHz to 1.824GHz and 1.782GHz to 1.881GHz for TX and RX, respectively. The phase noise is -120.1dBc/Hz @600KHz and -134.3dBc/Hz @3MHz. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | 金氧半 | zh_TW |
dc.subject | DCS-1800 | zh_TW |
dc.subject | 壓控振盪器 | zh_TW |
dc.subject | 正單相時脈電路 | zh_TW |
dc.subject | 電感 | zh_TW |
dc.subject | 相位雜訊 | zh_TW |
dc.subject | 分數式 | zh_TW |
dc.subject | 頻率合成器 | zh_TW |
dc.subject | CMOS | en_US |
dc.subject | DCS-1800 | en_US |
dc.subject | VCO | en_US |
dc.subject | TSPC | en_US |
dc.subject | inductor | en_US |
dc.subject | phase noise | en_US |
dc.subject | fractional-N | en_US |
dc.subject | frequency synthesizer | en_US |
dc.title | 1.8GHz DCS-1800金氧半射頻頻率合成器的設計 | zh_TW |
dc.title | The Design of A 1.8GHz CMOS RF Frequency Synthesizer for DCS-1800 Application | en_US |
dc.type | Thesis | en_US |
dc.contributor.department | 電信工程研究所 | zh_TW |
Appears in Collections: | Thesis |