標題: 0.25um CMOS 300-1000 MHz低功率低相位抖動的鎖相迴路
A Low-Power and Low-Jitter 300-1000 MHz PLL in 0.25um CMOS Process
作者: 王德峻
Wang Der-Jiunn
李鎮宜
電機學院電子與光電學程
關鍵字: 鎖相迴路;低相位抖動;低功率;工作頻率範圍廣;電荷幫浦;電壓控制振盪器;相位頻率偵測器;0.25微米互補式金氧半導體製程;phase locked loop(PLL);low jitter;low power;wide operating frequency;charge pump;voltage control oscillator(VCO);phase frequency detector;0.25um CMOS process
公開日期: 2001
摘要: 鎖相迴路可以有效地改善整個系統的時序,所以被廣泛應用在許多類比和數位積體電路輸出入介面;在這些應用中,鎖相迴路必須緊密地追隨輸入的時脈。然而,隨著對輸出入速度的要求愈來愈高,環境中的雜訊考量也愈來愈多;雜訊一般是來自電源和矽基底,常導致鎖相迴路的輸出時脈和理想時脈之間有相位抖動,所以低相位抖動在鎖相迴路的設計中變得愈來愈重要且成為必要的條件;但要達到低相位抖動卻因有許多設計的取捨考量而變得非常困難。 本論文所提出的鎖相迴路是用台灣積體電路公司0.25微米互補式金氧半導體製程設計來達到工作頻率範圍廣,低功率,特別是低相位抖動的特性。首先在此鎖相迴路運用一個對稱式回授電路在一“提靴架構”電荷幫浦,搭配一個典型的二階低通濾波器來增進相位抖動的特性。電壓控制振盪器是參考自論文研究使用差動式環型振盪器和偏壓產生器來達到較寬的工作頻率範圍和低耗電;其中的差動至單端轉換電路不僅可將差動輸入信號轉換成單端信號輸出,且此輸出即為50% 工作週期。相位頻率偵測器採用一傳統的閘邏輯電路,在同相位輸入時,可提供相等的短脈衝輸出給電荷幫浦,可防止額外的相位抖動且不影響最高工作頻率。整個鎖相迴路的模擬結果顯示工作頻率範圍從300MHz 到 1000MHz;相位抖動峰值 28.75ps,平均值 5.12ps;功率耗損小於25mW。
PLL is widely used in the I/O interfaces of many analog and digital integrated circuits in order to improve overall system timing. In these applications, PLL must closely track the input clock. However, the rising demand for high speed I/O has created an increasingly noisy environment in which PLL must function. The noise, typically in the form of supply and substrate noise, tends to cause the output clock of PLL to jitter from the ideal timing. The design of low jitter PLL has becoming important and necessary, but achieving low jitter in PLL design is difficult due to a number of design trade-offs. The PLL is fully integrated onto TSMC 0.25um CMOS process to achieve wide operating frequency, low power and especially low jitter performance. We introduce a symmetric feedback circuit onto a “bootstrapping” charge pump with a typical second order loop filter to improve jitter performance. From thesis research, the VCO uses differential ring oscillator and bias generator to contribute wide operating frequency range and low power dissipation. The differential-to-single-ended converter can convert differential input signals into single-ended output signals with 50% duty cycle. The phase frequency detector provides equal short duration output pulses for in-phase inputs without reducing the operating frequency. The simulation results show the PLL with an operating frequency range of 300MHz to 1000MHz, peak-to-peak jitter of 28.75ps with 5.12ps RMS at 1GHz and power dissipation less than 25mW.
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT901706042
http://hdl.handle.net/11536/69676
顯示於類別:畢業論文