完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lee, CY | en_US |
dc.contributor.author | Lu, MC | en_US |
dc.date.accessioned | 2014-12-08T15:01:58Z | - |
dc.date.available | 2014-12-08T15:01:58Z | - |
dc.date.issued | 1997-03-01 | en_US |
dc.identifier.issn | 0922-5773 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/696 | - |
dc.description.abstract | This paper presents a novel memory-based VLSI architecture for full search block matching algorithms. We propose a semi-systolic array to meet the requirements of high computational complexity, where data communications are handled in two styles: (I) global connections for search data and (2) local connections for partial sum. Data flow is handled by a multiple-port memory bank so that all processor elements function on target data items. Thus hardware efficiency achieved can be up to 100%. Both semi-systolic array structure and related memory management strategies for full-search block matching algorithms are highlighted and discussed in detail in the paper. | en_US |
dc.language.iso | en_US | en_US |
dc.title | An efficient VLSI architecture for full-search block matching algorithms | en_US |
dc.type | Article | en_US |
dc.identifier.journal | JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | en_US |
dc.citation.volume | 15 | en_US |
dc.citation.issue | 3 | en_US |
dc.citation.spage | 275 | en_US |
dc.citation.epage | 282 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:A1997XE96800006 | - |
dc.citation.woscount | 6 | - |
顯示於類別: | 期刊論文 |