標題: A Phase-Locked Loop With Injection-Locked Frequency Multiplier in 0.18-mu m CMOS for V-Band Applications
作者: Wu, Chung-Yu
Chen, Min-Chiao
Lo, Yi-Kai
電機學院
College of Electrical and Computer Engineering
關鍵字: Injection-locked frequency multiplier (ILFM);millimeter-wave circuits;phase-locked loop (PLL);RF CMOS
公開日期: 1-七月-2009
摘要: In this paper, a novel CMOS phase-locked loop (PLL) integrated with an injection-locked frequency multiplier (ILFM) that generates the V-band output signal is proposed. Since the proposed ILFM can generate the fifth-order harmonic frequency of the voltage-controlled oscillator (VCO) output, the operational frequency of the VCO can be reduced to only one-fifth of the desired frequency. With the loop gain smaller than unity in the ILFM, the output frequency range of the proposed PLL is from 53.04 to 58.0 GHz. The PLL is designed and fabricated in 0.18-mu m CMOS technology. The measured phase noises at 1- and 10-MHz offset from the carrier are -85.2 and -90.9 dBc/Hz, respectively. The reference spur level of -40.16 dBc is measured. The dc power dissipation of the fabricated PLL is 35.7 mW under a 1.8-V supply. It can be seen that the advantages of lower power dissipation and similar phase noise can be achieved in the proposed PLL structure. It is suitable for low-power and high-performance V-band applications.
URI: http://dx.doi.org/10.1109/TMTT.2009.2021833
http://hdl.handle.net/11536/7008
ISSN: 0018-9480
DOI: 10.1109/TMTT.2009.2021833
期刊: IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES
Volume: 57
Issue: 7
起始頁: 1629
結束頁: 1636
顯示於類別:期刊論文


文件中的檔案:

  1. 000268034500001.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。