标题: 2.4GHz 互补式金氧半导体正交相位压控震荡器及除频器及其在非整数除频频率合成器中的应用
The design of 2.4GHz CMOS quadrature VCO and frequency divider and their applications in fractional-N frequency synthesizer
作者: 康汉彰
Han-Chang Kang
吴重雨
Chung-Yu Wu
电子研究所
关键字: 射频;频率合成器;非整数除频;四相位;除频器;RF;frequency synthesizer;fractional-N;delta-sigma;quadrature;frequency divider
公开日期: 2002
摘要: 本篇论文描述一个工作在2.4GHz 互补式金氧半导体正交相位压控震荡器及除频器,并将这两个电路应用在非整数除频频率合成器中。
在本论文中提出了一个采用全新架构的正交相位压控震荡器,以台湾积体电路制造股份有限公司以0.25微米制程实现,并自行量测完成。量测结果显示本架构产生的正交相位讯号可使大部分低镜像信号架构达到足够的镜像频率拒斥。本论文也提出一个工作电压1.5伏特双模除频器,其中使用四相位注入锁定除频器并利用相位切换技巧有效减低功率消耗,工作在2.4~2.5GHz频带约消耗7mW功率。
本论文并以delta-sigma非整数除频频率合成器来验证上述两电路的功能。此频率合成器包括相位频率侦测器、传统电流帮浦、三阶滤波器、本文提出的四相位压控震荡器及双模除频器。
A design of 2.4GHz CMOS quadrature VCO and frequency divider and their applications in fractional-N frequency synthesizer is described in this thesis.
The proposed whole new quadrature generator is fabricated using a standard TSMC 0.25um CMOS process and has been measured completely. The measurement results of this chip meet the requirement that provides sufficient image rejection ratio in the most RF receiver architecture. A 1.5v 32/33 dual-modulus frequency divider is also presented in this thesis. It combines quadrature injection-locked frequency divider and phase switching technique to reduce power consumption. It works at frequency band 2.4~2.5GHz and consumes about 7mW.
A delta-sigma fractional-N frequency synthesizer including two blocks mentioned above is presented. This frequency synthesizer combines these two blocks and proves their functionality. This synthesizer introduces conventional deadzone-less PFD, conventional charge-pump, third order loop filter, proposed quadrature VCO, proposed quadrature injection-locked divider combining with phase switching technique and an all digital third order single bit delta-sigma modulator with mash3 delta-sigma modulator dithering input as fractional modulus generator.
URI: http://140.113.39.130/cdrfb3/record/nctu/#NT910428005
http://hdl.handle.net/11536/70347
显示于类别:Thesis