完整後設資料紀錄
DC 欄位語言
dc.contributor.author洪崇斌en_US
dc.contributor.authorChung-Ping Hungen_US
dc.contributor.author陳紹基en_US
dc.contributor.authorSau-Gee Chenen_US
dc.date.accessioned2014-12-12T02:30:48Z-
dc.date.available2014-12-12T02:30:48Z-
dc.date.issued2002en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#NT910428145en_US
dc.identifier.urihttp://hdl.handle.net/11536/70476-
dc.description.abstract為了設計一個具彈性而有效率的可變長度快速傅立葉轉換處理器以適用於多種正交分頻多工的通訊系統,本論文由演算法至架構層次研究各種關於快速傅立葉轉換的技術。同時,我們也分析了各種正交分頻多工通訊系統對快速傅立葉轉換處理器的效能要求。本論文提出了數種控制器設計,包含資料位址產生器、係數位址產生器以及轉置因子產生器,用以實現低功率、低成本的可變長度快速傅立葉轉換處理器,本論文將會呈現整合以上新設計所實作的一個設計範例。最後,本論文提出一個可適用於802.11a、802.16a、數位音訊廣播、數位影像廣播、以及超高速數位用戶迴路等通信標準的可變長度快速傅立業轉換處理器的架構設計。zh_TW
dc.description.abstractIn order to design a flexible and efficient variable-length FFT processor module suitable for various OFDM communication systems, the thesis studies various design techniques from algorithm level to architecture level. Key issues and consideration for the design of an FFT processor applied to specific OFDM communication systems are also analyzed. The thesis proposes several controller designs that include an improved data address generator, coefficient index generator, and twiddle factor generator, for the realization of a low-power and low cost variable-length FFT processor. Following that, the thesis realized design example that integrates some proposed techniques is presented. Finally, the thesis proposes a variable-length FFT processor architecture, which can suit the needs of all the FFT demodulation operations of 802.11a, 802.16a, DAB, DVB-T, and VDSL.en_US
dc.language.isoen_USen_US
dc.subject可變長度zh_TW
dc.subject快速傅立葉轉換zh_TW
dc.subjectVariable-Lengthen_US
dc.subjectFFTen_US
dc.title可變長度快速傅立葉轉換處理器之設計zh_TW
dc.titleDesign of Variable-Length FFT Processoren_US
dc.typeThesisen_US
dc.contributor.department電子研究所zh_TW
顯示於類別:畢業論文