標題: Test structure on SCR device in waffle layout for RE ESD protection
作者: Ker, Ming-Dou
Lin, Chun-Yu
電機學院
College of Electrical and Computer Engineering
公開日期: 2007
摘要: With the highest ESD level in a smallest layout area, SCR device was used as effective on-chip ESD protection device in CMOS technology. In this paper, a waffle layout test structure of SCR is proposed to investigate the current spreading efficiency for ESD protection. The SCR in waffle layout structure has smaller parasitic capacitance under the same ESD robustness. With smaller parasitic capacitance, the degradation on RF circuit performance due to on-chip ESD protection device can be reduced. The proposed waffle SCR is suitable for on-chip ESD protection in RF applications.
URI: http://hdl.handle.net/11536/7124
http://dx.doi.org/10.1109/ICMTS.2007.374482
ISBN: 978-1-4244-0780-4
ISSN: 1071-9032
DOI: 10.1109/ICMTS.2007.374482
期刊: 2007 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES, PROCEEDINGS
起始頁: 196
結束頁: 199
Appears in Collections:Conferences Paper


Files in This Item:

  1. 000247663800038.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.