完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Bansal, Aditya | en_US |
dc.contributor.author | Rao, Rahul | en_US |
dc.contributor.author | Kim, Jae-Joon | en_US |
dc.contributor.author | Zafar, Sufi | en_US |
dc.contributor.author | Stathis, James H. | en_US |
dc.contributor.author | Chuang, Ching-Te | en_US |
dc.date.accessioned | 2014-12-08T15:09:22Z | - |
dc.date.available | 2014-12-08T15:09:22Z | - |
dc.date.issued | 2009-06-01 | en_US |
dc.identifier.issn | 0026-2714 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1016/j.microrel.2009.03.016 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7149 | - |
dc.description.abstract | Negative and Positive Bias Temperature Instabilities (NBTI (in PFET) and PBTI (in NFET)) weaken MOSFETs with time. The impact of such device degradation can be severe in Static Random Access Memories (SRAMs) wherein stability is governed by relative strengths of FETs. Degradation in stability with time under 'worst case condition' gets more important because of reduced guard-banding due to process induced instability. In this work, circuit insights into worst-case conditions and effect of NBTI and PBTI, individually and in combination, on the stability of an SRAM cell are presented. It is shown that measurable quantities such as static noise-margin are not sufficient to completely understand the combined effect of NBTI and PBTI Monte-Carlo simulations are performed in a 45 nm PDSOI technology to estimate the increase in cell failure probability with time. In worst case, NBTI and PBTI both degrade read stability (significantly) and writability, (marginally). Further, we analyze the choice of optimal power supply considering the trade-off between short-term stability (due to process variations) and long-term stability (due to NBTI/PBTI) to achieve six-sigma confidence in SRAM cell robustness. (C) 2009 Elsevier Ltd. All rights reserved. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Impacts of NBTI and PBTI on SRAM static/dynamic noise margins and cell failure probability | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1016/j.microrel.2009.03.016 | en_US |
dc.identifier.journal | MICROELECTRONICS RELIABILITY | en_US |
dc.citation.volume | 49 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 642 | en_US |
dc.citation.epage | 649 | en_US |
dc.contributor.department | 交大名義發表 | zh_TW |
dc.contributor.department | National Chiao Tung University | en_US |
dc.identifier.wosnumber | WOS:000267098700013 | - |
dc.citation.woscount | 21 | - |
顯示於類別: | 期刊論文 |