標題: 高介電係數閘極電晶體之負偏壓溫度不穩定性引致臨界電壓改變量分佈之統計特性和模式
Statistical Characterization and Modeling of NBTI Induced ∆Vt Distribution in High-k Gate Dielectric pMOSFETs
作者: 李啟偉
Li, Chi-Wei
汪大暉
Wang, Tahui
電子工程學系 電子研究所
關鍵字: 負偏壓溫度不穩定性;應力;高介電係數金屬閘極;單一電荷效應;缺陷產生時間;臨界電壓分佈;蒙地卡羅模擬;NBTI;Stress;High-k Metal Gate;Sigle Charge Effect;Trap creation time;∆Vt distribution;Monte Carlo Simulation
公開日期: 2012
摘要: 在本篇論文中,我們針對元件中個別的單電荷產生,藉由統計性的方法,探討了在高介電係數奈米級閘極電晶體元件中,負偏壓溫度不穩定性引致臨界電壓改變量之分佈。我們量測大量小面積High-k元件之單電荷產生特徵時間及其造成之臨界電壓漂移。我們發現單電荷產生之特徵時間有數decade之廣。基於RD 模型之基礎,我們提出一個統計模型,結合實驗萃取之單電荷產生之特徵時間及單電荷造成之臨界電壓漂移分佈,成功地以蒙地卡羅模擬重現實驗數據之∆Vt 分佈及其和NBTI 操作時間的關係。
In this thesis, a negative-bias-temperature-instability (NBTI) induced ∆Vt distribution is examined by a statistical study of individual trapped charge creations in nanoscale HfSiON gate dielectric pMOSFETs. We measure individual trapped charge creation times and corresponding threshold voltage shifts during NBTI stress in a large number of devices. The characteristic time distributions of the first three trapped charge creation are obtained. Wide dispersion of trap creation characteristic times in several decades is observed. A statistical model for an NBTI induced ∆Vt distribution by employing the RD model and convolving collected the trapped charge creation times and a single trapped charge induced Vt shift is developed. Our model can reproduces measurement results of an overall NBTI induced ∆Vt distribution and its stress time evolutions well.
URI: http://140.113.39.130/cdrfb3/record/nctu/#GT070050108
http://hdl.handle.net/11536/71894
顯示於類別:畢業論文


文件中的檔案:

  1. 010801.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。