標題: A Low-Power and Bandwidth-Efficient Motion Estimation IP Core Design Using Binary Search
作者: Wang, Shih-Hao
Tai, Shih-Hsin
Chiang, Tihao
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: Bandwidth efficient;low power;motion estimation (ME);MPEG-4
公開日期: 1-May-2009
摘要: A new architecture design for motion estimation using binary matching criterion is proposed to achieve low power and bus bandwidth efficiency. Low power and high bus bandwidth efficiency are the two key issues for portable video applications. To address such issues, we first study an efficient algorithm called all binary motion estimation (ABME), and analyze its architecture issues in operational flow and bus access. Then, we propose an architecture for ABME with four new features: 1) macroblock level pre-processing; 2) efficient binary pyramid search structure; 3) parallel processing of 8 x 8 and 16 x 16 block searches; 4) parallel processing of bi-directional search. Such architecture leads to a superior performance in bus access, speed, and power. Our experiments show that the power consumption is as low as 763 mu W for IPPPP CIF 30 frames/s and 896 mu W for IPBPB CIF 30 frames/s. The bus bandwidth savings are 54.3% for P-frame search and 67.1% for B-frame search.
URI: http://dx.doi.org/10.1109/TCSVT.2009.2017416
http://hdl.handle.net/11536/7304
ISSN: 1051-8215
DOI: 10.1109/TCSVT.2009.2017416
期刊: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY
Volume: 19
Issue: 5
起始頁: 760
結束頁: 765
Appears in Collections:Articles


Files in This Item:

  1. 000267434600013.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.