完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorWang, Chang-Tzuen_US
dc.date.accessioned2014-12-08T15:09:48Z-
dc.date.available2014-12-08T15:09:48Z-
dc.date.issued2009-03-01en_US
dc.identifier.issn1530-4388en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TDMR.2008.2008639en_US
dc.identifier.urihttp://hdl.handle.net/11536/7513-
dc.description.abstractTwo new electrostatic discharge (ESD) protection design by using only 1 x VDD low-voltage devices for mixed-voltage I/O buffer with 3 x VDD input tolerance are proposed. Two different special high-voltage-tolerant ESD detection circuits are designed with substrate-triggered technique to improve ESD protection efficiency of ESD clamp device. These two ESD detection circuits with different design concepts both have effective driving capability to trigger the ESD clamp device on. These ESD protection designs have been successfully verified in two different 0.13-mu m 1.2-V CMOS processes to provide excellent on-chip ESD protection for 1.2-V/3.3-V mixed-voltage I/O buffers.en_US
dc.language.isoen_USen_US
dc.subjectElectrostatic discharge (ESD)en_US
dc.subjectlow-voltage CMOSen_US
dc.subjectmixed-voltage I/Oen_US
dc.subjectsubstrate-triggered techniqueen_US
dc.titleDesign of High-Voltage-Tolerant ESD Protection Circuit in Low-Voltage CMOS Processesen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TDMR.2008.2008639en_US
dc.identifier.journalIEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITYen_US
dc.citation.volume9en_US
dc.citation.issue1en_US
dc.citation.spage49en_US
dc.citation.epage58en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000263919100006-
dc.citation.woscount7-
顯示於類別:期刊論文


文件中的檔案:

  1. 000263919100006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。