標題: ESD protection design with on-chip ESD bus and high-voltage-tolerant ESD clamp circuit for mixed-voltage I/O buffers
作者: Ker, Ming-Dou
Chang, Wei-Jen
電機學院
College of Electrical and Computer Engineering
關鍵字: electrostatic discharge (ESD);high-voltage-tolerant ESD clamp circuit;I/O;mixed-voltage secondary;on-chip ESD bus;secondary breakdown current (I-t2) substrate-triggered technique
公開日期: 1-六月-2008
摘要: Considering gate-oxide reliability, a new electrostatic discharge (ESD) protection scheme with an on-chip ESD bus (ESD _ BUS) and a high-voltage-tolerant ESD clamp circuit for 1.2/2.5 V mixed-voltage I/O interfaces is proposed. The devices used in the high-voltage-tolerant ESD clamp circuit are all 1.2 V low-voltage N- and P-type MOS devices that can be safely operated tinder the 2.5-V bias conditions without suffering from the gate-oxide reliability issue. The four-mode (positive-to-V-SS, negative-to-V-SS, positive-to-V-DD, and negative-to-V-DD) ESD stresses on the mixed-voltage I/O pad and pin-to-pin ESD stresses can be effectively discharged by the proposed ESD protection scheme. The experimental results verified in a 0.13-mu m CMOS process have confirmed that the proposed new ESD protection scheme has high human-body model (HBM) and machine-model (MM) ESD robustness with a fast turn-on speed. The proposed new ESD protection scheme, which is designed with only low-voltage devices, is an excellent and cost-efficient solution to protect mixed-voltage I/O interfaces.
URI: http://dx.doi.org/10.1109/TED.2008.920972
http://hdl.handle.net/11536/8752
ISSN: 0018-9383
DOI: 10.1109/TED.2008.920972
期刊: IEEE TRANSACTIONS ON ELECTRON DEVICES
Volume: 55
Issue: 6
起始頁: 1409
結束頁: 1416
顯示於類別:期刊論文


文件中的檔案:

  1. 000256155600018.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。