完整後設資料紀錄
DC 欄位語言
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorChang, Wei-Jenen_US
dc.date.accessioned2014-12-08T15:11:24Z-
dc.date.available2014-12-08T15:11:24Z-
dc.date.issued2008-06-01en_US
dc.identifier.issn0018-9383en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TED.2008.920972en_US
dc.identifier.urihttp://hdl.handle.net/11536/8752-
dc.description.abstractConsidering gate-oxide reliability, a new electrostatic discharge (ESD) protection scheme with an on-chip ESD bus (ESD _ BUS) and a high-voltage-tolerant ESD clamp circuit for 1.2/2.5 V mixed-voltage I/O interfaces is proposed. The devices used in the high-voltage-tolerant ESD clamp circuit are all 1.2 V low-voltage N- and P-type MOS devices that can be safely operated tinder the 2.5-V bias conditions without suffering from the gate-oxide reliability issue. The four-mode (positive-to-V-SS, negative-to-V-SS, positive-to-V-DD, and negative-to-V-DD) ESD stresses on the mixed-voltage I/O pad and pin-to-pin ESD stresses can be effectively discharged by the proposed ESD protection scheme. The experimental results verified in a 0.13-mu m CMOS process have confirmed that the proposed new ESD protection scheme has high human-body model (HBM) and machine-model (MM) ESD robustness with a fast turn-on speed. The proposed new ESD protection scheme, which is designed with only low-voltage devices, is an excellent and cost-efficient solution to protect mixed-voltage I/O interfaces.en_US
dc.language.isoen_USen_US
dc.subjectelectrostatic discharge (ESD)en_US
dc.subjecthigh-voltage-tolerant ESD clamp circuiten_US
dc.subjectI/Oen_US
dc.subjectmixed-voltage secondaryen_US
dc.subjecton-chip ESD busen_US
dc.subjectsecondary breakdown current (I-t2) substrate-triggered techniqueen_US
dc.titleESD protection design with on-chip ESD bus and high-voltage-tolerant ESD clamp circuit for mixed-voltage I/O buffersen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TED.2008.920972en_US
dc.identifier.journalIEEE TRANSACTIONS ON ELECTRON DEVICESen_US
dc.citation.volume55en_US
dc.citation.issue6en_US
dc.citation.spage1409en_US
dc.citation.epage1416en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000256155600018-
dc.citation.woscount11-
顯示於類別:期刊論文


文件中的檔案:

  1. 000256155600018.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。