Full metadata record
DC FieldValueLanguage
dc.contributor.author蔡少強en_US
dc.contributor.authorTsai, Shao-Chiangen_US
dc.contributor.author陳添福en_US
dc.contributor.authorChen, Tien-Fuen_US
dc.date.accessioned2014-12-12T02:44:56Z-
dc.date.available2014-12-12T02:44:56Z-
dc.date.issued2014en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT070156099en_US
dc.identifier.urihttp://hdl.handle.net/11536/76162-
dc.description.abstract傳統靜態的記憶體位址分配可能會導致記憶體傾向低效率的使用造成不必要的功耗。排程時常可以幫助記憶體減少功率消耗,不過仍然很難避免記憶體可以長時間的維持在低功耗/睡眠模式。 本篇研究,我們提出了一個自我調式記憶體位址分配以避免存取於高使用率的bank並且透過監視器依據工作量動態的配置記憶體位址在合適的rank上。隨著記憶體上的流量配置歪斜,我們更有機會使用self-refresh模式來降低功耗。我們的實驗數據顯示我們所提出來的SAMS-WD與SAMS-SR與傳統的記憶體比較,分別可降低功耗6.1% 和 14.8%,對於系統效能影響分別約1%和1.8%。zh_TW
dc.description.abstractThe static address mapping schemes used in conventional memory systems may lead to poor utilization of DRAM and cause unnecessary power consumption. Scheduling often helps to reduce background power consumption, yet it is still difficult to allow long periods where DRAM can remain in power down/sleep mode. In this thesis, we propose a self-adpative mapping scheme to avoid access requests to the bank under high utilization and dynamically allocating pages to apposite ranks based on the workload behavior provided, as determined by a monitor. As memory traffic is being skewed, we applied Self-refresh mode into our mechanism to further reduce power consumption. Our experimental results show that our mechanism SAMS-WD and SAMS-SR can reduce power consumption by 6.1% with around 1% of latency and 14.8% with 1.8% of latency repectively in comparison to the conventional memory mapping scheme.en_US
dc.language.isoen_USen_US
dc.subject記憶體zh_TW
dc.subject位址分配zh_TW
dc.subject低功耗zh_TW
dc.subjectDRAMen_US
dc.subjectaddress allocationen_US
dc.subjectlow poweren_US
dc.title自我調式記憶體位址分配以增進記憶體能源效率zh_TW
dc.titleA Self-Adaptive Mapping Scheme to Assist Page Allocation for DRAM Energy Efficiencyen_US
dc.typeThesisen_US
dc.contributor.department資訊科學與工程研究所zh_TW
Appears in Collections:Thesis