標題: | The channel backscattering characteristics of sub-100nm CMOS devices with different channel/substrate orientations |
作者: | Tsai, Y. J. Chung, Steve S. Liu, P. W. Tsai, C. H. Lin, Y. H. Tsai, C. T. Ma, G. H. Chien, S. C. Sun, S. W. 電子工程學系及電子研究所 Department of Electronics Engineering and Institute of Electronics |
公開日期: | 2007 |
摘要: | The channel backscattering and injection velocity of carriers in advanced CMOS devices are the two key parameters for achieving high drain current enhancement. For the first time, an extensive study of these transport parameters for different substrate orientations has been evaluated for both nMOSFET and pMOSFET. By suitably choosing the substrate orientation, it may achieve a reduced backscattering and an increased injection velocity, which is preferable for designing high performance logic CMOS devices. Results show that, in pMOSFET, (110) substrate is preferred and current enhancement can be greatly enhanced in the < 112 > channel. In comparison, (110) substrate in nMOSFET has an adverse effect in reducing driving current as a result of poorer transport characteristics. Therefore, (100) substrate is expected for nMOSFET design. A guideline is then summarized for the optimum design of high performance CMOS devices. |
URI: | http://hdl.handle.net/11536/7679 |
ISBN: | 978-1-4244-0584-8 |
期刊: | 2007 International Symposium on VLSI Technology, Systems and Applications (VLSI-TSA), Proceedings of Technical Papers |
起始頁: | 154 |
結束頁: | 155 |
顯示於類別: | 會議論文 |