完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lin, Jiun-Yi | en_US |
dc.contributor.author | Wang, Li-Rong | en_US |
dc.contributor.author | Hu, Chia-Lmi | en_US |
dc.contributor.author | Jou, Shyh-Jye | en_US |
dc.date.accessioned | 2014-12-08T15:10:08Z | - |
dc.date.available | 2014-12-08T15:10:08Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-1592-2 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7745 | - |
dc.description.abstract | Mixed-Vth (MVT) technique has been proposed to resize the MOS size and then reduce dynamic power in logic gates by applying a low threshold voltage to transistors in some critical paths, while a standard threshold voltage is used in non-critical paths. This paper presents 130nm and 90nm low power cell libraries using MVT technique. The dynamic power consumption of the cells has been reduced around 5% to 30% and with the same timing specifications. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Mixed-Vth (MVT) CMOS circuit design for low power cell libraries | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS | en_US |
dc.citation.spage | 181 | en_US |
dc.citation.epage | 184 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000257572200042 | - |
顯示於類別: | 會議論文 |