完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLin, Jiun-Yien_US
dc.contributor.authorWang, Li-Rongen_US
dc.contributor.authorHu, Chia-Lmien_US
dc.contributor.authorJou, Shyh-Jyeen_US
dc.date.accessioned2014-12-08T15:10:08Z-
dc.date.available2014-12-08T15:10:08Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1592-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/7745-
dc.description.abstractMixed-Vth (MVT) technique has been proposed to resize the MOS size and then reduce dynamic power in logic gates by applying a low threshold voltage to transistors in some critical paths, while a standard threshold voltage is used in non-critical paths. This paper presents 130nm and 90nm low power cell libraries using MVT technique. The dynamic power consumption of the cells has been reduced around 5% to 30% and with the same timing specifications.en_US
dc.language.isoen_USen_US
dc.titleMixed-Vth (MVT) CMOS circuit design for low power cell librariesen_US
dc.typeArticleen_US
dc.identifier.journal20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGSen_US
dc.citation.spage181en_US
dc.citation.epage184en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000257572200042-
顯示於類別:會議論文