| 標題: | A Tree-Topology Multiplexer for Multiphase Clock System |
| 作者: | Lu, Hungwen Su, Chauchin Liu, Chien-Nan Jimmy 電控工程研究所 Institute of Electrical and Control Engineering |
| 關鍵字: | I/O;multiplexer;MUX;serdes;serializer |
| 公開日期: | 1-一月-2009 |
| 摘要: | This paper proposes a tree-topology multiplexer (MUX) that employs a multiphase low-frequency clock rather than a high-frequency clock. Analysis and simulation results show g that the proposed design can achieve higher bandwidth and be less ss sensitive to process variations than the conventional single-stage MUX. In order to verify the feasibility, this proposed design is integrated with a multiphase phase-locked loop and a low-voltage differential signaling driver in a 0.18- mu m CMOS technology. Measured results indicate that the proposed design can operate tip to 7 gigabits/s under 0.3-Ul jitter limitation. |
| URI: | http://dx.doi.org/10.1109/TCSI.2008.926578 http://hdl.handle.net/11536/7786 |
| ISSN: | 1549-8328 |
| DOI: | 10.1109/TCSI.2008.926578 |
| 期刊: | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS |
| Volume: | 56 |
| Issue: | 1 |
| 起始頁: | 124 |
| 結束頁: | 131 |
| 顯示於類別: | 期刊論文 |

