完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Lu, Hungwen | en_US |
dc.contributor.author | Su, Chauchin | en_US |
dc.contributor.author | Liu, Chien-Nan Jimmy | en_US |
dc.date.accessioned | 2014-12-08T15:10:12Z | - |
dc.date.available | 2014-12-08T15:10:12Z | - |
dc.date.issued | 2009-01-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2008.926578 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7786 | - |
dc.description.abstract | This paper proposes a tree-topology multiplexer (MUX) that employs a multiphase low-frequency clock rather than a high-frequency clock. Analysis and simulation results show g that the proposed design can achieve higher bandwidth and be less ss sensitive to process variations than the conventional single-stage MUX. In order to verify the feasibility, this proposed design is integrated with a multiphase phase-locked loop and a low-voltage differential signaling driver in a 0.18- mu m CMOS technology. Measured results indicate that the proposed design can operate tip to 7 gigabits/s under 0.3-Ul jitter limitation. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | I/O | en_US |
dc.subject | multiplexer | en_US |
dc.subject | MUX | en_US |
dc.subject | serdes | en_US |
dc.subject | serializer | en_US |
dc.title | A Tree-Topology Multiplexer for Multiphase Clock System | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSI.2008.926578 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 56 | en_US |
dc.citation.issue | 1 | en_US |
dc.citation.spage | 124 | en_US |
dc.citation.epage | 131 | en_US |
dc.contributor.department | 電控工程研究所 | zh_TW |
dc.contributor.department | Institute of Electrical and Control Engineering | en_US |
dc.identifier.wosnumber | WOS:000263297800012 | - |
dc.citation.woscount | 6 | - |
顯示於類別: | 期刊論文 |