完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHong, Hao-Chiaoen_US
dc.contributor.authorLiang, Sheng-Chuanen_US
dc.date.accessioned2014-12-08T15:10:12Z-
dc.date.available2014-12-08T15:10:12Z-
dc.date.issued2009-01-01en_US
dc.identifier.issn1549-8328en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TCSI.2008.926986en_US
dc.identifier.urihttp://hdl.handle.net/11536/7787-
dc.description.abstractThis paper presents a novel decorrelating design-for-digital-testability (D(3)T) scheme for Sigma - Delta modulators to enhance the test accuracy of using digital stimuli. The input switched-capacitor network of the modulator under test is reconfigured as two or more subdigital-to-charge converters in the test mode. By properly designing the digital stimuli, the shaped noise power of the digital stimulus can be effectively attenuated. As a result, the shaped noise correlation as well as the modulator overload issues are alleviated, thus improving the test accuracy. A second-order Sigma - Delta modulator design is used as an example to demonstrate the effectiveness of the proposed scheme. The behavioral simulation results showed that, when the signal level of the stimulus tone is less than - 5 dBFS, the signal-to-noise ratios obtained by the digital stimuli are inferior to those obtained by their analog counterparts of no more than 1.8 dB. Circuit-simulation results also demonstrated that the D(3)T scheme has the potential to test moderate nonlinearity. The proposed D(3)T scheme has the advantages or achieving high test accuracy, low circuit overhead, high fault observability, and the capability of conducting at-speed tests.en_US
dc.language.isoen_USen_US
dc.subjectAnalog digital conversionen_US
dc.subjectbuilt-in self-test (BIST)en_US
dc.subjectCMOS mixed-mode circuitsen_US
dc.subjectdesign-for-testability (DFT)en_US
dc.subjectintegrated-circuit testingen_US
dc.subjectsigma-delta modulationen_US
dc.titleA Decorrelating Design-for-Digital-Testability Scheme for Sigma - Delta Modulatorsen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TCSI.2008.926986en_US
dc.identifier.journalIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERSen_US
dc.citation.volume56en_US
dc.citation.issue1en_US
dc.citation.spage60en_US
dc.citation.epage73en_US
dc.contributor.department電控工程研究所zh_TW
dc.contributor.departmentInstitute of Electrical and Control Engineeringen_US
dc.identifier.wosnumberWOS:000263297800006-
dc.citation.woscount6-
顯示於類別:期刊論文


文件中的檔案:

  1. 000263297800006.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。