完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Hsiao, Yuan-Wen | en_US |
dc.contributor.author | Ker, Ming-Dou | en_US |
dc.contributor.author | Chiu, Po-Yen | en_US |
dc.contributor.author | Huang, Chun | en_US |
dc.contributor.author | Tseng, Yuh-Kuang | en_US |
dc.date.accessioned | 2014-12-08T15:10:12Z | - |
dc.date.available | 2014-12-08T15:10:12Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-1592-2 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/7791 | - |
dc.description.abstract | The electrostatic discharge (ESD) protection design for high-speed input/output (I/O) interfaces in a 130-nm CMOS process is proposed in this paper. First, the ESD protection devices were designed and fabricated to evaluate their ESD robustness and the parasitic effects in giga-hertz: frequency band. VVith the knowledge on the dependence of device dimensions on ESD robustness and the parasitic capacitance, the ESD protection circuit for high-speed I/O interfaces was designed with minimum degradation on high-speed circuit performance but satisfactory high ESD robustness. | en_US |
dc.language.iso | en_US | en_US |
dc.title | ESD protection design for giga-Hz high-speed I/O interfaces in a 130-nm CMOS process | en_US |
dc.type | Article | en_US |
dc.identifier.journal | 20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS | en_US |
dc.citation.spage | 277 | en_US |
dc.citation.epage | 280 | en_US |
dc.contributor.department | 電機學院 | zh_TW |
dc.contributor.department | College of Electrical and Computer Engineering | en_US |
dc.identifier.wosnumber | WOS:000257572200062 | - |
顯示於類別: | 會議論文 |