標題: Low-capacitance ESD protection design for high-speed I/O interfaces in a 130-nm CMOS process
作者: Hsiao, Yuan-Wen
Ker, Ming-Dou
電機學院
College of Electrical and Computer Engineering
公開日期: 1-六月-2009
摘要: Electrostatic discharge (ESD) protection design for high-speed input/output (I/O) interface circuits in a 130-nm CMOS process is presented in this paper. First, the ESD protection diodes with different dimensions were designed and fabricated to evaluate their ESD levels and parasitic effects in gigahertz frequency band. With the knowledge of the dependence of device dimensions on ESD robustness and the parasitic capacitance, whole-chip ESD protection scheme were designed for the general receiver and transmitter interface circuits. Besides, an ESD protection scheme is proposed to improve the ESD robustness under the positive-to-V(SS) (PS-mode) ESD test, which is the most critical ESD-test pin combination. With a silicon-controlled rectifier (SCR) between the I/O pad and V(SS), the clamping voltage along the PS-mode ESD current path can be reduced, so the PS-mode ESD level can be improved. Besides, the parasitic P-well/N-well diode in the SCR can provide the NS-mode ESD current path. Thus, SCR is the most promising ESD protection device in ESD protection design with low-capacitance consideration. The ESD protection scheme presented in this paper has been practically applied to an IC product with 2.5-Gb/s high-speed front-end interface. (C) 2009 Elsevier Ltd. All rights reserved.
URI: http://dx.doi.org/10.1016/j.microrel.2009.03.011
http://hdl.handle.net/11536/7150
ISSN: 0026-2714
DOI: 10.1016/j.microrel.2009.03.011
期刊: MICROELECTRONICS RELIABILITY
Volume: 49
Issue: 6
起始頁: 650
結束頁: 659
顯示於類別:期刊論文


文件中的檔案:

  1. 000267098700014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。