完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsiao, Yuan-Wenen_US
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorChiu, Po-Yenen_US
dc.contributor.authorHuang, Chunen_US
dc.contributor.authorTseng, Yuh-Kuangen_US
dc.date.accessioned2014-12-08T15:10:12Z-
dc.date.available2014-12-08T15:10:12Z-
dc.date.issued2007en_US
dc.identifier.isbn978-1-4244-1592-2en_US
dc.identifier.urihttp://hdl.handle.net/11536/7791-
dc.description.abstractThe electrostatic discharge (ESD) protection design for high-speed input/output (I/O) interfaces in a 130-nm CMOS process is proposed in this paper. First, the ESD protection devices were designed and fabricated to evaluate their ESD robustness and the parasitic effects in giga-hertz: frequency band. VVith the knowledge on the dependence of device dimensions on ESD robustness and the parasitic capacitance, the ESD protection circuit for high-speed I/O interfaces was designed with minimum degradation on high-speed circuit performance but satisfactory high ESD robustness.en_US
dc.language.isoen_USen_US
dc.titleESD protection design for giga-Hz high-speed I/O interfaces in a 130-nm CMOS processen_US
dc.typeArticleen_US
dc.identifier.journal20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGSen_US
dc.citation.spage277en_US
dc.citation.epage280en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000257572200062-
顯示於類別:會議論文