完整後設資料紀錄
DC 欄位語言
dc.contributor.author林煌翔en_US
dc.contributor.authorHuang-Cang Linen_US
dc.contributor.author周景揚en_US
dc.contributor.authorJing-Yang Jouen_US
dc.date.accessioned2014-12-12T03:00:27Z-
dc.date.available2014-12-12T03:00:27Z-
dc.date.issued2004en_US
dc.identifier.urihttp://140.113.39.130/cdrfb3/record/nctu/#GT008967528en_US
dc.identifier.urihttp://hdl.handle.net/11536/79914-
dc.description.abstract本論文針對快速傅立葉轉換,建立了一種方法去做軟體與硬體間的模擬以及共同設計。我們將使用SID硬體模擬器,以ARM微處理為核心去架構軟體快速傅立葉轉換(FFT)及硬體加速器,並針對不同的硬體架構做硬體效率,硬體花費和速度上的比較分析。最後我們提供設計者方便的模擬環境,利用系統設計者所提供的快速傅利葉轉換的點數和硬體面積的限制,我們可以將 ARM 處理器以及硬體快速傅利葉轉換做面積或者是運算速度最佳化。zh_TW
dc.description.abstractIn this thesis, we propose a new platform for software/hardware co-design of FFT based on the SID hardware simulation software with ARM processor simulation core. With this platform, we compare the different hardware structures and analyze their efficiency, cost and speed improvements. Experiments show that this platform provides a very good simulation environment for system designers. The area and timing optimization for the hardware FFT can be easily achieved.en_US
dc.language.isozh_TWen_US
dc.subject快速傅立業轉換zh_TW
dc.subject軟硬體共同設計zh_TW
dc.subjectFFTen_US
dc.subjectSW/HWen_US
dc.title快速傅立業轉換在軟硬體共同設計之研究zh_TW
dc.titleOn Software/Hardware Co-Design of FFTen_US
dc.typeThesisen_US
dc.contributor.department電機學院電子與光電學程zh_TW
顯示於類別:畢業論文


文件中的檔案:

  1. 752801.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。