标题: | 砷化铟/砷化镓量子点红外线侦测器阵列之低温互补式金氧半读出积体电路设计与分析 THE DESIGN AND ANALYSIS OF CRYOGENIC CMOS READOUT INTEGRATED CIRCUIT FOR InAs/GaAs QUANTUM-DOT INFRARED DETECTOR ARRAY |
作者: | 谢仲朋 Chung-Peng Hsieh 吴重雨 Chung-Yu Wu 电机学院IC设计产业专班 |
关键字: | 读出积体电路;红外线侦测器阵列;readout integrated circuit;infrared detector array |
公开日期: | 2006 |
摘要: | 本论文提出并分析低温(Cryogenic)互补式金氧半(CMOS)读出电路设计以制作运用在砷化铟/砷化镓量子点红外线侦测器阵列光讯号读出之积体电路晶片。读出电路为红外线影像系统中侦测器阵列与后级讯号处理间的重要介面电路。为运用矽半导体元件电路之优良特性与匹配红外线侦测器材质之低温工作环境,我们提出了可工作在低温环境下之读出电路架构,并以互补式金氧半制程技术完成电路的设计、模拟、与晶片研制。而所制作之读出晶片中的优异效能与成果均已由实验或模拟验证。 利用‘缓冲式闸调变输入’(Buffered Gate Modulation Input)读出架构,可以改进传统‘闸调变输入’(Gate Modulation Input)的问题与缺点,并完成包括适应性增益控制(adaptive gain control)与电流式背景压抑(current-mode background suppression)功能的读出晶片。此前级讯号处理功能(on-FPA signal processing)可以提高读出电路的效能并降低后级电路杂讯之影响。电流式背景压抑更可提高讯号动态范围与避免积分电容饱和。双重三角取样(Double Delta Sampling)电路也被使用來减少固定样式杂讯(fixed pattern noise)、时脉回馈杂讯和通道电荷注入。一实验性16x16读出晶片使用0.35 μm 2P4M N-well互补式金氧半技术设计并完成晶片研制,在77K温度下及3.3 V工作电压,其量测结果成功验证了读出晶片的效能。输出线性度为95%、最大输出摆幅为1V、最大读出速度为1.25 MHz、画面速率为4880 frames/sec、功率消耗为 30 mW。此高效能读出电路具有高注入效率(injection efficiency)、高动态范围(dynamic range)、高电荷容量(storage capacity)、低杂讯等优点,可适用于大范围背景亮度与高对比影像读出的运用。 我们深信,吾人所提出之互补式金氧半读出电路架构以及其设计技术已为红外线影像系统之读出处理电路设计提供一个新方向。尔后,相关的研究发展与实际应用于不同影像系统包括可见光与红外线将持续进行。 In this thesis, a cryogenic CMOS readout structure is proposed, developed, and applied to the implementation of photon signal readout integrated circuit for InAs/GaAs quantum-dot infrared detector array. The silicon readout circuit is an important interface circuit of detector array and signal processing stage in the IR image system. To achieve high performance readout and fit the cryogenic working characteristic of IR detector material, a cryogenic CMOS readout structure has been developed and fabricated. The functions and superior readout performance of the proposed CMOS readout structure have been verified by experimental measurement under 77K environment or simulations. By using the buffered gate modulation input (BGMI) circuit, it can improve the performance and problem of the conventional gate modulation input (GMI) with adaptive gain control and current-mode background suppression. The on-FPA signal processing capability of BGMI circuit at front stage can reduce the noise effect of downstream circuit and improve the readout performance. The current-mode background suppression can increase the signal dynamic range and avoid integrating saturation on capacitor. Moreover, the double delta sampling (DDS) circuit is used to suppress fixed pattern noise, clock feedthrough noise, and channel charge injection. An experimental 16x16 readout chip has been designed and fabricated by using 0.35 μm 2P4M N-well CMOS technology. The measurement results of the fabricated readout chip under 77K and 3.3 V supply voltage have successfully verified both readout function and performance. It is shown that the linearity performance of the readout chip is better than 95% and the maximum output swing is 1V. The maximum readout speed is 1.25 MHz. The frame rate is 4880 frames/sec. The total active chip power is below 30 mW at 77K. It is shown that a high-performance readout interface circuit for IR FPA with high injection efficiency, high charge sensitivity, high dynamic range, large storage capacity, and low noise is realized. These advantageous traits make the readout circuit suitable for the various applications with a wide range of background. It is believed that the proposed CMOS readout circuit and the associated design methodology offer new design scope and future feasibility for new-generation readout ICs of infrared detector array. Further improvement on circuit performance and practical applications in various image system including visible and thermal image readout will be explored and developed in the future. |
URI: | http://140.113.39.130/cdrfb3/record/nctu/#GT009395507 http://hdl.handle.net/11536/80344 |
显示于类别: | Thesis |
文件中的档案:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.