完整後設資料紀錄
DC 欄位語言
dc.contributor.authorJuang, Miin-Horngen_US
dc.contributor.authorTsai, I-Shenen_US
dc.contributor.authorJang, S-Len_US
dc.contributor.authorCheng, H. C.en_US
dc.date.accessioned2014-12-08T15:11:07Z-
dc.date.available2014-12-08T15:11:07Z-
dc.date.issued2008-08-01en_US
dc.identifier.issn0268-1242en_US
dc.identifier.urihttp://dx.doi.org/10.1088/0268-1242/23/8/085017en_US
dc.identifier.urihttp://hdl.handle.net/11536/8524-
dc.description.abstractA thin-film transistor (TFT) with a polycrystalline Si/SiC hetero-structure channel layer has been proposed. For the conventional polycrystalline silicon (poly-Si) channel layer, the leakage current would be considerably increased with increase of the negative gate bias voltage. However, when a polycrystalline Si/SiC stacked channel layer is employed, the leakage current exhibits just a slight increase with increase of the negative gate bias voltage. As a result, the leakage current can be largely suppressed to a low level without degrading the on-state current. Moreover, when the channel length is further scaled down to 1 mu m and the gate oxide is reduced to 60 nm thickness, the conventional poly-Si TFT device shows even more obvious deterioration of the leakage current. Instead, for the TFT device with a polycrystalline Si/SiC channel layer, no considerable degradation of the leakage characteristics is caused.en_US
dc.language.isoen_USen_US
dc.titleFormation of thin-film transistors with a polycrystalline hetero-structure channel layeren_US
dc.typeArticleen_US
dc.identifier.doi10.1088/0268-1242/23/8/085017en_US
dc.identifier.journalSEMICONDUCTOR SCIENCE AND TECHNOLOGYen_US
dc.citation.volume23en_US
dc.citation.issue8en_US
dc.citation.epageen_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000257938100017-
dc.citation.woscount2-
顯示於類別:期刊論文


文件中的檔案:

  1. 000257938100017.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。