Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lin, Yu-Kun | en_US |
dc.contributor.author | Lin, Chia-Chun | en_US |
dc.contributor.author | Kuo, Tzu-Yun | en_US |
dc.contributor.author | Chang, Tian-Sheuan | en_US |
dc.date.accessioned | 2014-12-08T15:11:13Z | - |
dc.date.available | 2014-12-08T15:11:13Z | - |
dc.date.issued | 2008-07-01 | en_US |
dc.identifier.issn | 1549-8328 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/TCSI.2008.916681 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/8606 | - |
dc.description.abstract | Motion estimation (ME) in high-definition H.264 video coding presents a significant design challenge for memory bandwidth, latency, and cost because of its large search range and various modes. To conquer this problem, this paper presents a low-latency and hardware-efficient ME design with three design techniques. The first technique on integer-pel ME (IME) adopts parallel instead of serial multiresolution search so that we can process 1080 p @ 60 fps videos with +/- 128 search range within just 256 cycles, 5.95-KB buffers, and 213.7K gates. The second technique on fractional-pel ME (FME) uses a single-iteration six-point search to reduce the cycle count by half with similar gate count and negligible quality loss. The third technique applies a mode-filtering approach to further reduce the bandwidth and cycles and share the buffer of IME and FME. The final ME implementation with 0.13-mu m process can support processing of 1080 p @ 60 fps with just 128.8 MHz, 282.6 K gates, and 8.54-KB buffer, which saves 60% gate count, and 68.9% SRAM buffers when compared with the previous design. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Digital circuits | en_US |
dc.subject | high-definition television (HDTV) | en_US |
dc.subject | H.264 | en_US |
dc.subject | motion estimation (ME) | en_US |
dc.subject | video coding | en_US |
dc.subject | video signal processing | en_US |
dc.title | A Hardware-Efficient H.264/AVC Motion-Estimation Design for High-Definition Video | en_US |
dc.type | Article | en_US |
dc.identifier.doi | 10.1109/TCSI.2008.916681 | en_US |
dc.identifier.journal | IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | en_US |
dc.citation.volume | 55 | en_US |
dc.citation.issue | 6 | en_US |
dc.citation.spage | 1526 | en_US |
dc.citation.epage | 1535 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000257711600013 | - |
dc.citation.woscount | 29 | - |
Appears in Collections: | Articles |
Files in This Item:
If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.