Full metadata record
DC FieldValueLanguage
dc.contributor.authorKer, Ming-Douen_US
dc.contributor.authorYen, Cheng-Chengen_US
dc.date.accessioned2014-12-08T15:11:44Z-
dc.date.available2014-12-08T15:11:44Z-
dc.date.issued2007en_US
dc.identifier.isbn978-3-9523286-1-3en_US
dc.identifier.urihttp://hdl.handle.net/11536/9001-
dc.description.abstractFour different on-chip power-rail electrostatic discharge (ESD) clamp circuits have been designed to investigate their susceptibility to electrical fast transient (EFT) test. From the experimental results, the feedback loop in two kinds of on-chip power-rail ESD clamp circuits provides the lock function to perform a latchup-like failure after the EFT test. The re-design solution will be developed to overcome this issue to meet the regulation of EFT/EMC test.en_US
dc.language.isoen_USen_US
dc.titleUnexpected failure in power-rail ESD clamp circuits of CMOS integrated circuits in microelectronics systems during electrical fast transient (EFT) test and the re-design solutionen_US
dc.typeProceedings Paperen_US
dc.identifier.journalEMC ZURICH-MUNICH 2007, SYMPOSIUM DIGESTen_US
dc.citation.spage69en_US
dc.citation.epage72en_US
dc.contributor.department電機學院zh_TW
dc.contributor.departmentCollege of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000253707800018-
Appears in Collections:Conferences Paper