標題: Communication Synthesis for Interconnect Minimization Targeting Distributed Register-File Microarchitecture
作者: Huang, Juinn-Dar
Chen, Chia-I
Lin, Yen-Ting
Hsu, Wan-Ling
電子工程學系及電子研究所
Department of Electronics Engineering and Institute of Electronics
關鍵字: communication synthesis;distributed register-file microarchitecture;interconnect minimization;resource binding;scheduling
公開日期: 1-Apr-2011
摘要: In deep-submicron era, wire delay is becoming a bottleneck while pursuing even higher system clock speed. Several distributed register (DR) architectures have been proposed to cope with this problem by keeping most wires local. In this article, we propose a new resource-constrained communication synthesis algorithm for optimizing both inter-island connections (IICs) and latency targeting on distributed register-file microarchitecture (DRFM). The experimental results show that tip to 24.7% and 12.7% reduction on IIC and latency can be achieved respectively as compared to the previous work.
URI: http://dx.doi.org/10.1587/transfun.E94.A.1151
http://hdl.handle.net/11536/9026
ISSN: 0916-8508
DOI: 10.1587/transfun.E94.A.1151
期刊: IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES
Volume: E94A
Issue: 4
起始頁: 1151
結束頁: 1155
Appears in Collections:Articles


Files in This Item:

  1. 000289922100014.pdf

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.