完整後設資料紀錄
DC 欄位 | 值 | 語言 |
---|---|---|
dc.contributor.author | Li, Chih-Hung | en_US |
dc.contributor.author | Chang, Chang-Hsuan | en_US |
dc.contributor.author | Peng, Wen-Hsiao | en_US |
dc.contributor.author | Hwang, Wei | en_US |
dc.contributor.author | Chiang, Tihao | en_US |
dc.date.accessioned | 2014-12-08T15:11:51Z | - |
dc.date.available | 2014-12-08T15:11:51Z | - |
dc.date.issued | 2007 | en_US |
dc.identifier.isbn | 978-1-4244-0762-0 | en_US |
dc.identifier.uri | http://hdl.handle.net/11536/9090 | - |
dc.description.abstract | In this paper, we present the memory sub-system of a H.264/AVC decoder designed for High profile and Level 4. Our design incorporates a synchronization buffer as a pre-cache buffer. We investigate the efficiency of DRAM access and power dissipation when the buffer is designed at different granularities. Statistical results show that the granularity of larger block size has higher memory efficiency; less access cycles and power dissipation. However, the granularity of 8x8 block size provides better trade-off among cost, efficiency, power, and real-time requirement. | en_US |
dc.language.iso | en_US | en_US |
dc.title | Design of memory sub-system in H.264/AVC decoder | en_US |
dc.type | Proceedings Paper | en_US |
dc.identifier.journal | ICCE: 2007 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS | en_US |
dc.citation.spage | 31 | en_US |
dc.citation.epage | 32 | en_US |
dc.contributor.department | 電子工程學系及電子研究所 | zh_TW |
dc.contributor.department | Department of Electronics Engineering and Institute of Electronics | en_US |
dc.identifier.wosnumber | WOS:000245430200016 | - |
顯示於類別: | 會議論文 |