完整後設資料紀錄
DC 欄位語言
dc.contributor.authorLiang, Sheng-Chuanen_US
dc.contributor.authorHong, Hao-Chiaoen_US
dc.date.accessioned2014-12-08T15:12:04Z-
dc.date.available2014-12-08T15:12:04Z-
dc.date.issued2011-03-01en_US
dc.identifier.issn1063-8210en_US
dc.identifier.urihttp://dx.doi.org/10.1109/TVLSI.2009.2035508en_US
dc.identifier.urihttp://hdl.handle.net/11536/9259-
dc.description.abstractThis paper demonstrates a digitally testable second-order Sigma - Delta modulator. The modulator under test (MUT) employs the decorrelating design-for-digital-testability (D(3)T) scheme to provide two operation modes: the normal mode and the digital test mode. In the digital test mode, the input switched-capacitor network of the D(3)T modulator is reconfigured as two sub-digital-to-charge converters (sub-DCCs). Each of the sub-DCCs accepts a Sigma - Delta modulated bit-stream as its test stimulus. By repetitively inputting the DCCs with the same Sigma - Delta modulated bit-stream but with different delays, the DCCs incorporates with the integrator to generate the analog stimulus in the digital test mode. The analog stimulus is analogous to the result of filtering the bit-stream with a two-nonzero-term FIR decorrelating term. Consequently, the D(3)T MUT suffers less from the undesired shaped noise of the digital stimuli, and achieves better digital test accuracy. Measurement results show that the digital tests present a peak signal-to-noise-and-distortion ratio (SNDR) of 80.1 dB at an oversampling ratio of 128. The SNDR results of the digital tests differ from their conventional analog counterparts by no more than 2 dB except for the -3.2 dBFS test. The analog hardware overhead of the D(3)T MUT only consists of 13 switches.en_US
dc.language.isoen_USen_US
dc.subjectAnalog-to-digital conversion (ADC)en_US
dc.subjectbuilt-in self-test (BIST)en_US
dc.subjectdesign-for-testability (DfT)en_US
dc.subjectintegrated circuit testingen_US
dc.subjectmixed-mode circuiten_US
dc.subjectSigma-Delta modulationen_US
dc.titleA Digitally Testable Sigma - Delta Modulator Using the Decorrelating Design-for-Digital-Testabilityen_US
dc.typeArticleen_US
dc.identifier.doi10.1109/TVLSI.2009.2035508en_US
dc.identifier.journalIEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMSen_US
dc.citation.volume19en_US
dc.citation.issue3en_US
dc.citation.spage503en_US
dc.citation.epage507en_US
dc.contributor.department電機工程學系zh_TW
dc.contributor.departmentDepartment of Electrical and Computer Engineeringen_US
dc.identifier.wosnumberWOS:000287671200014-
dc.citation.woscount0-
顯示於類別:期刊論文


文件中的檔案:

  1. 000287671200014.pdf

若為 zip 檔案,請下載檔案解壓縮後,用瀏覽器開啟資料夾中的 index.html 瀏覽全文。