標題: | A Digitally Testable Sigma - Delta Modulator Using the Decorrelating Design-for-Digital-Testability |
作者: | Liang, Sheng-Chuan Hong, Hao-Chiao 電機工程學系 Department of Electrical and Computer Engineering |
關鍵字: | Analog-to-digital conversion (ADC);built-in self-test (BIST);design-for-testability (DfT);integrated circuit testing;mixed-mode circuit;Sigma-Delta modulation |
公開日期: | 1-三月-2011 |
摘要: | This paper demonstrates a digitally testable second-order Sigma - Delta modulator. The modulator under test (MUT) employs the decorrelating design-for-digital-testability (D(3)T) scheme to provide two operation modes: the normal mode and the digital test mode. In the digital test mode, the input switched-capacitor network of the D(3)T modulator is reconfigured as two sub-digital-to-charge converters (sub-DCCs). Each of the sub-DCCs accepts a Sigma - Delta modulated bit-stream as its test stimulus. By repetitively inputting the DCCs with the same Sigma - Delta modulated bit-stream but with different delays, the DCCs incorporates with the integrator to generate the analog stimulus in the digital test mode. The analog stimulus is analogous to the result of filtering the bit-stream with a two-nonzero-term FIR decorrelating term. Consequently, the D(3)T MUT suffers less from the undesired shaped noise of the digital stimuli, and achieves better digital test accuracy. Measurement results show that the digital tests present a peak signal-to-noise-and-distortion ratio (SNDR) of 80.1 dB at an oversampling ratio of 128. The SNDR results of the digital tests differ from their conventional analog counterparts by no more than 2 dB except for the -3.2 dBFS test. The analog hardware overhead of the D(3)T MUT only consists of 13 switches. |
URI: | http://dx.doi.org/10.1109/TVLSI.2009.2035508 http://hdl.handle.net/11536/9259 |
ISSN: | 1063-8210 |
DOI: | 10.1109/TVLSI.2009.2035508 |
期刊: | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS |
Volume: | 19 |
Issue: | 3 |
起始頁: | 503 |
結束頁: | 507 |
顯示於類別: | 期刊論文 |