完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHsu, Hsin-Hweien_US
dc.contributor.authorLin, Horng-Chihen_US
dc.contributor.authorHuang, Jian-Fuen_US
dc.contributor.authorHuang, Tiao-Yuanen_US
dc.date.accessioned2014-12-08T15:02:15Z-
dc.date.available2014-12-08T15:02:15Z-
dc.date.issued2008en_US
dc.identifier.isbn978-1-4244-1656-1en_US
dc.identifier.urihttp://hdl.handle.net/11536/952-
dc.description.abstractA novel ploy-Si nanowire TFT-SONOS device configured with independent double-gate structure was fabricated and characterized. The electrical characteristics including programming and erasing properties were studied. Adding an adequate top-gate bias was found to improve the programming efficiency, resulting in larger memory window.en_US
dc.language.isoen_USen_US
dc.titleA novel poly-Si nanowire TFT for nonvolatile memory applicationsen_US
dc.typeProceedings Paperen_US
dc.identifier.journalMTTD 2007 TAIPEI: PROCEEDINGS OF 2007 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN, AND TESTING (MTD '07)en_US
dc.citation.spage55en_US
dc.citation.epage56en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000257508500011-
顯示於類別:會議論文