完整後設資料紀錄
DC 欄位語言
dc.contributor.author王國禎en_US
dc.date.accessioned2014-12-13T10:38:43Z-
dc.date.available2014-12-13T10:38:43Z-
dc.date.issued1997en_US
dc.identifier.govdocNSC86-2213-E009-085zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/95600-
dc.identifier.urihttps://www.grb.gov.tw/search/planDetail?id=279552&docId=50373en_US
dc.description.sponsorship行政院國家科學委員會zh_TW
dc.language.isozh_TWen_US
dc.subject單邊縱橫交換鍵zh_TW
dc.subject容錯zh_TW
dc.subject標準硬體描述語言zh_TW
dc.subject場可程式閘陣列zh_TW
dc.subject對稱式多處理機晶片zh_TW
dc.subject可程式電路板zh_TW
dc.subjectOne-sided crossbar switchen_US
dc.subjectFault toleranceen_US
dc.subjectVHDLen_US
dc.subjectFPGAen_US
dc.subjectSymmetric multiprocessoren_US
dc.subjectProgrammable circuit boarden_US
dc.title單晶片多處理機設計之研究---子計畫IV:單晶片多處理機可程式實驗平台之設計與實現zh_TW
dc.titleDesign and Implementation of a Programmable Experimental Platform for a Single Chip with Multiple CPUsen_US
dc.typePlanen_US
dc.contributor.department交通大學資訊科學系zh_TW
顯示於類別:研究計畫