完整後設資料紀錄
DC 欄位語言
dc.contributor.author李崇仁en_US
dc.date.accessioned2014-12-13T10:39:10Z-
dc.date.available2014-12-13T10:39:10Z-
dc.date.issued1996en_US
dc.identifier.govdocNSC85-2215-E009-026zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/96160-
dc.identifier.urihttps://www.grb.gov.tw/search/planDetail?id=231477&docId=42172en_US
dc.description.sponsorship行政院國家科學委員會zh_TW
dc.language.isozh_TWen_US
dc.subject超大型積體電路zh_TW
dc.subject可測試性zh_TW
dc.subject延遲障礙zh_TW
dc.subject障礙模擬zh_TW
dc.subject網路測試zh_TW
dc.subjectVLSIen_US
dc.subjectTestabilityen_US
dc.subjectDelay faulten_US
dc.subjectFault simulationen_US
dc.subjectNetwork testingen_US
dc.title超大型積體電路之測試與可測試性設計zh_TW
dc.titleTesting and Design for Testability for General VLSIen_US
dc.typePlanen_US
dc.contributor.department國立交通大學電子工程學系zh_TW
顯示於類別:研究計畫