完整後設資料紀錄
DC 欄位語言
dc.contributor.authorHuang, Po-Tsangen_US
dc.contributor.authorFang, Wei-Lien_US
dc.contributor.authorWang, Yin-Lingen_US
dc.contributor.authorHwang, Weien_US
dc.date.accessioned2014-12-08T15:12:41Z-
dc.date.available2014-12-08T15:12:41Z-
dc.date.issued2007en_US
dc.identifier.isbn978-0-7695-3098-7en_US
dc.identifier.urihttp://hdl.handle.net/11536/9756-
dc.description.abstractIn this paper, a low power joint bus and error correction coding is proposed to provide reliable and energy-efficient interconnection for network-on-chip (NoC) in nanoscale technology. The proposed self-corrected "green" (low power) coding scheme is constructed by two stages, which are triplication error correction coding (ECC) stage and green bus coding stage. Triplication ECC provides a more reliable mechanism to advanced technologies. Moreover, in view of lower latency of decoder, it has rapid correction ability to reduce the physical transfer unit size of switch fabrics by self-corrected technique in bit level. The green bus coding employs more energy reduction by a joint triplication bus power model for crosstalk avoidance. In addition, the circuitry of green bus coding is more simple and effective. Based on UMC 90nm CMOS technology, the simulation results show self-corrected green coding can achieve 34.4% energy reduction with small codec overhead. This approach not only makes the NoC applications tolerant against transient malfunctions, but also realizes energy efficiency.en_US
dc.language.isoen_USen_US
dc.titleLow power and reliable interconnection with self-corrected green coding scheme for network-on-chipen_US
dc.typeProceedings Paperen_US
dc.identifier.journalNOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGSen_US
dc.citation.spage77en_US
dc.citation.epage83en_US
dc.contributor.department電子工程學系及電子研究所zh_TW
dc.contributor.departmentDepartment of Electronics Engineering and Institute of Electronicsen_US
dc.identifier.wosnumberWOS:000255866100008-
顯示於類別:會議論文