標題: | Two-Level FIFO Buffer Design for Routers in On-Chip Interconnection Networks |
作者: | Huang, Po-Tsang Hwang, Wei 交大名義發表 National Chiao Tung University |
關鍵字: | two-level FIFO buffer;centralized shared buffer;router;on-chip interconnection network |
公開日期: | 1-十一月-2011 |
摘要: | The on-chip interconnection network (OCIN) is an integrated solution for system-on-chip (SoC) designs. The buffer architecture and size, however, dominate the performance of OCINs and affect the design of routers. This work analyzes different buffer architectures and uses a data-link two-level FIFO (first-in first-out) buffer architecture to implement high-performance routers. The concepts of shared buffers and multiple accesses for buffers are developed using the two-level FIFO buffer architecture. The proposed two-level FIFO buffer architecture increases the utilities of the storage elements via the centralized buffer organization and reduces the area and power consumption of routers to achieve the same performance achieved by other buffer architectures. Depending on a cycle-accurate simulator, the proposed data-link two-level FIFO buffer can realize performance similar to that of the conventional virtual channels, while using 25% of the buffers. Consequently, the two-level FIFO buffer can achieve about 22% power reduction compared with the similar performance of the conventional virtual channels using UMC 65 nm CMOS technology. |
URI: | http://dx.doi.org/10.1587/transfun.E94.A.2412 http://hdl.handle.net/11536/14671 |
ISSN: | 0916-8508 |
DOI: | 10.1587/transfun.E94.A.2412 |
期刊: | IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES |
Volume: | E94A |
Issue: | 11 |
起始頁: | 2412 |
結束頁: | 2424 |
顯示於類別: | 期刊論文 |