Full metadata record
DC FieldValueLanguage
dc.contributor.author黃俊達en_US
dc.contributor.authorHuang Juinn-Daren_US
dc.date.accessioned2014-12-13T10:45:02Z-
dc.date.available2014-12-13T10:45:02Z-
dc.date.issued2010en_US
dc.identifier.govdocNSC99-2220-E009-037zh_TW
dc.identifier.urihttp://hdl.handle.net/11536/100252-
dc.identifier.urihttps://www.grb.gov.tw/search/planDetail?id=2158310&docId=347321en_US
dc.description.sponsorship行政院國家科學委員會zh_TW
dc.language.isozh_TWen_US
dc.subject規則型邏輯結構zh_TW
dc.subject架構探索zh_TW
dc.subject產能最佳化zh_TW
dc.subject多時脈溝通zh_TW
dc.subject高階合成zh_TW
dc.subject設計方法論zh_TW
dc.subject設計自動化zh_TW
dc.subjectRegular logic architectureen_US
dc.subjectarchitecture explorationen_US
dc.subjectthroughput optimizationen_US
dc.subjectmulticycle communicationen_US
dc.subjecthigh-level synthesisen_US
dc.subjectdesign methodologyen_US
dc.subjectand design automation.en_US
dc.title針對3D整合之電子設計自動化技術開發---子計畫三:針對三維規則型邏輯結構之架構探索及穩健合成系統開發(II)zh_TW
dc.titleArchitecture Exploration and Robust Synthesis Framework Development for 3D Regular Logic Structure (II)en_US
dc.typePlanen_US
dc.contributor.department國立交通大學電子工程學系及電子研究所zh_TW
Appears in Collections:Research Plans


Files in This Item:

  1. 992220E009037.PDF

If it is a zip file, please download the file and unzip it, then open index.html in a browser to view the full text content.